RISC Compiler and Simulator, Release V0.6.0:
Out-of-Order Parallel Simulatable SystemC Subset

Guantao Liu, Tim Schmidt, Zhongqi Cheng, Daniel Mendoza and Rainer Dömer

Technical Report CECS-19-04
September 30, 2019

Center for Embedded and Cyber-physical Systems
University of California, Irvine
Irvine, CA 92697-2620, USA
+1 (949) 824-8919

http://www.cecs.uci.edu/~doemer/risc.html
RISC Compiler and Simulator, Release V0.6.0:
Out-of-Order Parallel Simulatable SystemC Subset

Guantao Liu, Tim Schmidt, Zhongqi Cheng, Daniel Mendoza and Rainer Dömer

Technical Report CECS-19-04
September 30, 2019
Center for Embedded and Cyber-physical Systems
University of California, Irvine
Irvine, CA 92697-2620, USA
+1 (949) 824-8919

http://www.cecs.uci.edu/~doemer/risc.html

Abstract

The IEEE SystemC standard is widely used to specify and simulate Electronic System Level (ESL) design models. Despite the wide availability of multi-core processor hosts, however, the Accellera reference simulator is still based on sequential Discrete Event Simulation (DES) and executes only a single thread at any time.

Parallel SystemC simulators have been proposed which run multiple threads simultaneously based on synchronous Parallel Discrete Event Simulation (PDES) semantics. Synchronous PDES, however, limits parallel execution to threads that run at the same time and delta cycle. Moreover, most approaches require manual preparation of the SystemC model and rely on the designer to perform difficult conflict analysis.

In this report, we describe the Recoding Infrastructure for SystemC (RISC) approach where a dedicated SystemC compiler and advanced parallel simulator implement Out-of-Order Parallel Discrete Event Simulation (OoO PDES) for SystemC. Using automatic conflict analysis based on Segment Graph (SG) abstraction, OoO PDES can execute threads safely in parallel and out-of-order (ahead of time) and thus achieves fastest simulation speed, but nevertheless maintains the standard SystemC semantics with maximum compliance.

This report describes the RISC Compiler and Simulator and details the SystemC subset supported by the open source RISC Release V0.6.0, as of September 30, 2019. In comparison to the previous V0.5.0 release in 2018, RISC is more efficient and robust, and now supports the analysis and safe simulation of TLM-2.0 models, as well as the integration with Simics virtual platforms.
## Contents

1 **Introduction** ........................................ 1

2 **Out-of-Order Parallel Simulation** .................. 2
   2.1 Notations ........................................... 2
   2.2 Discrete Event Scheduler ........................... 3
   2.3 Parallel Discrete Event Scheduler ................ 3
   2.4 Out-of-Order Parallel Discrete Event Scheduler ... 5

3 **RISC Compiler and Simulator** ...................... 6
   3.1 Segment Graph ...................................... 6
   3.2 Partial Segment Graph ............................... 7
   3.3 Conflict Analysis .................................... 8
      3.3.1 Static Analysis .................................. 9
      3.3.2 Dynamic Analysis ................................ 9
   3.4 Source Code Instrumentation ........................ 10
   3.5 Library Support ..................................... 11
   3.6 Support for Data-Level Parallelism ................ 13
   3.7 Support for SystemC TLM-2.0 ....................... 14
   3.8 Compiler Backend ................................... 15
   3.9 Simulator ........................................... 15

4 **Out-of-Order Parallel Simulatable SystemC Subset** 16
   4.1 SystemC Hierarchical Structure of Modules and Channels ... 17
   4.2 SystemC Threads ..................................... 17
   4.3 SystemC Transaction Level Modeling (TLM) .......... 26
   4.4 SystemC Data Types .................................. 26
   4.5 SystemC Utilities and Other Constructs ............ 27

5 **RISC Analysis and Transformation Tools** ......... 27
   5.1 RISC Visual Tool ................................... 27
   5.2 Simics® Virtual Platform Integration .............. 28

6 **RISC Open Source Software** ........................ 29
   6.1 Open Source Code and Documentation ............... 29
   6.2 Binary Image for “Plug-and-Play” Evaluation ....... 30

7 **Conclusion** ............................................ 30
   7.1 Future Work ......................................... 30

**Acknowledgements** ........................................ 31

**References** .............................................. 31
### Appendix: RISC Manual Pages

A.1 Manual Page of the RISC Compiler and Simulator ........................................ 35
A.2 Manual Page of the RISC Elaborator ............................................................... 40
A.3 Manual Page of the RISC SIMD Advisor ....................................................... 43
A.4 Manual Page of the RISC Visual Tool ........................................................... 46
A.5 Manual Page of the RISC Tree Tool ............................................................. 48
A.6 Manual Page of the RISC List Tool ............................................................. 49

### Appendix: RISC Software Package Documentation

B.1 Overview of the RISC Software Package ..................................................... 52
B.2 Copyright of the RISC Compiler and Simulator ........................................... 54
B.3 Open Source License of the RISC Compiler and Simulator ............................ 55
B.4 Installation Instructions of the RISC Compiler and Simulator ......................... 56
B.5 Change Log of the RISC Compiler and Simulator ........................................ 59
# List of Figures

<table>
<thead>
<tr>
<th>Figure</th>
<th>Description</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>Traditional Discrete Event Simulation (DES) scheduler for SystemC</td>
<td>3</td>
</tr>
<tr>
<td>2</td>
<td>Synchronous Parallel Discrete Event Simulation (PDES) scheduler for SystemC</td>
<td>4</td>
</tr>
<tr>
<td>3</td>
<td>Out-of-Order Parallel Discrete Event Simulation (OoO PDES) scheduler for SystemC</td>
<td>5</td>
</tr>
<tr>
<td>4</td>
<td>RISC Compiler and Simulator for Out-of-Order PDES of SystemC</td>
<td>6</td>
</tr>
<tr>
<td>5</td>
<td>RISC software stack</td>
<td>6</td>
</tr>
<tr>
<td>6</td>
<td>RISC internal representation</td>
<td>7</td>
</tr>
<tr>
<td>7</td>
<td>Scaled RISC tool flow with Partial Segment Graph technology</td>
<td>8</td>
</tr>
<tr>
<td>8</td>
<td>RISC Elaborator feeds dynamic elaboration information to RISC Compiler for precise conflict analysis</td>
<td>9</td>
</tr>
<tr>
<td>9</td>
<td>Control-flow abstractions for <code>wait</code> in library functions</td>
<td>12</td>
</tr>
<tr>
<td>10</td>
<td>Different source code domains of a design model</td>
<td>12</td>
</tr>
<tr>
<td>11</td>
<td>SystemC TLM-2.0 model of a DVD player</td>
<td>14</td>
</tr>
<tr>
<td>12</td>
<td>Module hierarchy visualization of a SystemC model of a Canny edge detector</td>
<td>27</td>
</tr>
<tr>
<td>13</td>
<td>Module hierarchy visualization of a TLM-2.0 DVD player example</td>
<td>28</td>
</tr>
<tr>
<td>14</td>
<td>Two different Simics simulations of the same model with the left-side using a standard SystemC kernel and the right-side featuring RISC kernel for out-of-order parallel multithreading of SystemC threads</td>
<td>29</td>
</tr>
<tr>
<td>15</td>
<td>Linux commands to quickly evaluate RISC in a Docker container</td>
<td>30</td>
</tr>
</tbody>
</table>
List of Tables

1 RISC V0.6.0 Out-of-Order Parallel Simulatable SystemC Subset 18
2 RISC V0.6.0 Out-of-Order Parallel Simulatable SystemC Subset (continued) 19
3 RISC V0.6.0 Out-of-Order Parallel Simulatable SystemC Subset (continued) 20
4 RISC V0.6.0 Out-of-Order Parallel Simulatable SystemC Subset (continued) 21
5 RISC V0.6.0 Out-of-Order Parallel Simulatable SystemC Subset (continued) 22
6 RISC V0.6.0 Out-of-Order Parallel Simulatable SystemC Subset (continued) 23
7 RISC V0.6.0 Out-of-Order Parallel Simulatable SystemC Subset (continued) 24
8 RISC V0.6.0 Out-of-Order Parallel Simulatable SystemC Subset (continued) 25
9 RISC V0.6.0 Out-of-Order Parallel Simulatable SystemC Subset, TLM-2.0 Primitives 26
Abstract

The IEEE SystemC standard is widely used to specify and simulate Electronic System Level (ESL) design models. Despite the wide availability of multi-core processor hosts, however, the Accellera reference simulator is still based on sequential Discrete Event Simulation (DES) and executes only a single thread at any time.

Parallel SystemC simulators have been proposed which run multiple threads simultaneously based on synchronous Parallel Discrete Event Simulation (PDES) semantics. Synchronous PDES, however, limits parallel execution to threads that run at the same time and delta cycle. Moreover, most approaches require manual preparation of the SystemC model and rely on the designer to perform difficult conflict analysis.

In this report, we describe the Recoding Infrastructure for SystemC (RISC) approach where a dedicated SystemC compiler and advanced parallel simulator implement Out-of-Order Parallel Discrete Event Simulation (OoO PDES) for SystemC. Using automatic conflict analysis based on Segment Graph (SG) abstraction, OoO PDES can execute threads safely in parallel and out-of-order (ahead of time) and thus achieves fastest simulation speed, but nevertheless maintains the standard SystemC semantics with maximum compliance.

This report describes the RISC Compiler and Simulator and details the SystemC subset supported by the open source RISC Release V0.6.0, as of September 30, 2019. In comparison to the previous V0.5.0 release in 2018, RISC is more efficient and robust, and now supports the analysis and safe simulation of TLM-2.0 models, as well as the integration with Simics virtual platforms.

1 Introduction

As an IEEE standard [1], the SystemC System Level Description Language (SLDL) is widely used for the specification, modeling, validation and evaluation of Electronic System Level (ESL) models. Under the Accellera Systems Initiative [2], the SystemC Language Working Group [3] maintains not only the official SystemC language definition, but also provides an open source proof-of-concept library [4] that can be used to simulate SystemC design models. However, implementing the classic scheme of Discrete Event Simulation (DES), this reference simulator runs sequentially and cannot utilize the parallel computing resources available on multi-core (or many-core) processor hosts. This severely limits the execution speed of SystemC simulation.

In order to provide faster simulation, Parallel Discrete Event Simulation (PDES) [5] has recently gained again significant attraction (examples include [6], [7], [8], [9], [10], and [11]). The PDES approach issues multiple threads (i.e. SC\_METHOD, SC\_THREAD and SC\_CTHREAD) concurrently and runs them on the available processor cores in parallel. In turn, the simulation speed increases significantly.
Regular PDES is synchronous, however. That is, time advances globally and all threads execute in lock-step fashion. Here, the total order of time imposed by synchronous PDES still limits the opportunities for parallel execution. When a thread completes its evaluation phase, it has to wait until all other threads finish their evaluation phases as well. Earlier completed threads must stop at the simulation cycle barrier and available processor cores are left idle until all runnable threads reach the cycle barrier.

In order to overcome this problem, we have developed a novel technique called Out-of-Order Parallel Discrete Event Simulation (OoO PDES) \cite{12, 13, 14, 15}. By localizing the simulation time to individual threads and carefully handling events at different times, the simulation kernel can issue threads in parallel and ahead of time, following a partial order of time without loss of accuracy. Thus, Ooo PDES significantly reduces the idle time of available parallel processor cores and results in maximum simulation speed, while maintaining the traditional language and modeling semantics.

The OoO PDES technique was originally implemented based on the SpecC language \cite{16, 17, 18, 19}. In this report, we document our efforts to apply OoO PDES to the IEEE SystemC SLDL \cite{20, 21, 22} which is both the de-facto and official standard for ESL design today. In particular, we describe our Recoding Infrastructure for SystemC (RISC) \cite{22} which consists of a dedicated SystemC compiler and corresponding out-of-order parallel simulator and implements OoO PDES with prediction for SystemC \cite{23}.

The remainder of this report is organized as follows: After a brief description of the simulator scheduling algorithms used for DES, PDES and OoO PDES in Section 2, we describe the RISC Compiler and Simulator proof-of-concept prototype in Section 3. In Section 4, we then list in detail the SystemC subset that is supported by the current RISC Release V0.6.0 (2019-09-30)\textsuperscript{1}. In Section 5, we describe additional analysis and transformation tools built on top of RISC, and outline the open source distribution of RISC in Section 6. We finally conclude this report in Section 7.

2 Out-of-Order Parallel Simulation

In this section, we briefly outline the scheduling algorithm used in out-of-order parallel simulation. We do this incrementally, starting from the traditional Discrete Event Simulation (DES) scheduler, then describe the synchronous Parallel DES (PDES) extension, and finally define the Out-of-Order PDES (OoO PDES) scheduling algorithm.

2.1 Notations

To formally describe the discrete event scheduling algorithms, the following notations are introduced.

1. Each SystemC thread (\texttt{SC\_METHOD}, \texttt{SC\_THREAD} and \texttt{SC\_CTHREAD}) is assigned a localized time stamp \((t_{th}, \delta_{th})\).

2. Each event (\texttt{sc\_event}) is assigned a notification time stamp \((t_e, \delta_e)\), where \(EVENTS = \cup EVENTS_{t, \delta}\).

3. Threads are grouped into different queues. Specifically,

   (a) \(QUEUES = \{\text{READY, RUN, WAIT, WAITTIME}\}\).

   (b) \(READY = \cup th_{t, \delta}\) where Thread \(th\) is ready to run at time \((t, \delta)\).

   (c) \(RUN = \cup th_{t, \delta}\) where Thread \(th\) is running at time \((t, \delta)\).

\textsuperscript{1} Earlier versions of this technical report document the prior alpha release in 2015 \cite{24}, the beta release in 2016 \cite{25}, the release v0.4.0 in 2017 \cite{26}, and the release v0.5.0 in 2018 \cite{27}.
(d) \( \textit{WAIT} = \bigcup th_{t, \delta} \) where Thread \( th \) is waiting since time \( (t, \delta) \).

(e) \( \textit{WAITTIME} = \bigcup th_{t, 0} \) where Thread \( th \) is waiting for simulation time advance to \( (t, 0) \).

![Diagram of Traditional Discrete Event Simulation (DES) scheduler for SystemC.](image)

### 2.2 Discrete Event Scheduler

The Accellera reference simulation library of SystemC [4] is based on DES. Figure 1 depicts such a traditional DES scheduling algorithm. In DES, a single thread is running at all times. When all threads in the \( \textit{READY} \) and \( \textit{RUN} \) queues complete their current delta cycle, the root thread resumes and performs the update and notification phase. Then threads are woken up and moved from the \( \textit{WAIT} \) queue back into the \( \textit{READY} \) queue. A new delta cycle begins.

If no threads are ready after the update and notification phase, the current time cycle finishes. The simulation kernel advances the simulation time and processes the earliest timed event from the \( \textit{WAITTIME} \) queue. A new cycle begins for the updated simulated time.

Finally, when both the \( \textit{WAITTIME} \) and \( \textit{READY} \) queues are empty, the simulation terminates.

### 2.3 Parallel Discrete Event Scheduler

In comparison to DES, regular synchronous PDES issues multiple threads (\textsc{SC\_METHOD}, \textsc{SC\_THREAD} and \textsc{SC\_CTHREAD}) concurrently in a delta cycle. These threads can then execute truly in parallel on the multiple available processor cores of the host.

Figure 2 shows the regular synchronous PDES scheduling algorithm. In the evaluation phase, as long as the \( \textit{READY} \) queue is not empty and an idle core is available, the PDES scheduler will issue a new thread from the
READY queue. If a thread finishes earlier than other threads in the same cycle, a new ready thread is assigned to the idle processor core, unless there is no thread available in the READY queue, in which case the core is kept idle until the next delta cycle.

It should be emphasized that synchronous PDES implies an absolute barrier at the end of each delta and time cycle. All threads need to wait at the barrier until all other runnable threads finish their current evaluation phase. Only then the synchronous PDES scheduler resumes and performs the update and notification phases, and finally advances to the next delta or time cycle.

For the SystemC language in particular, there is yet another very important aspect to consider when applying PDES. For semantics-compliant SystemC simulation, complex inter-dependency analysis over all variables in the system model is a prerequisite to parallel simulation [28].

The Standard SystemC Language Reference Manual (LRM) [1] clearly states that “process instances execute without interruption”. This requirement is also known as cooperative (or co-routine) multitasking which is assumed by the SystemC execution semantics. As detailed in [28], the particular problem of parallel simulation is specifically addressed in the SystemC LRM [1]:

“An implementation running on a machine that provides hardware support for concurrent processes may permit two or more processes to run concurrently, provided that the behavior appears identical to the co-routine semantics defined [...]. In other words, the implementation would be obliged to analyze any dependencies between processes and constrain their execution to match the co-routine semantics.”

We will describe the required dependency analysis in more detail below (in Section 3.3), as it is also needed for out-of-order PDES.
2.4 Out-of-Order Parallel Discrete Event Scheduler

In OoO PDES, we break the strict order of time (the synchronous barrier) by localizing time stamps to each thread. Figure 3 shows the out-of-order parallel DES scheduling algorithm. Since each thread has its own time stamp, the OoO PDES scheduler relaxes the event and simulation time updates, allowing more threads (at different simulation cycles!) to run in parallel and ahead of time. This results in a higher degree of parallelism and thus higher simulation speed.

In comparison to the synchronous PDES in Figure 2, Figure 3 moves threads from the WAIT and WAITTIME queues into the READY queue as soon as possible. Also, there is no specific point in the scheduling flow any more for the classic delta and time cycles. Both delta and time updates are performed locally for each thread, provided that there are no possible conflicts in the way (the NoConflicts(th) condition is explained below).

In contrast to Figure 2 which performs requested update methods in primitive channels in each delta cycle, Figure 3 does not contain this step any more. Due to the out-of-order scheduling and the eliminated central scheduling point for delta cycles, it is difficult to determine an efficient and safe point in the OoO PDES scheduler when primitive channel update requests can be served. However, it is always possible to safely fall back to synchronous PDES when primitive channel updates are requested.

Note the NoConflicts(th) condition shown in Figure 3. As already mentioned above for the synchronous PDES, detailed dependency analysis is needed to avoid data or event conflicts for any shared variables among the parallel threads. Only if NoConflicts(th) is true, a new thread is issued for parallel execution (moved from the READY to the RUN queue).

We will be using advanced static compile-time analysis (and optionally dynamic run-time analysis, see Section 3.3.2) to identify all such potential conflicts. Based on this information (a simple table look-up is sufficient), the OoO PDES scheduler can then at run-time quickly decide whether or not a set of threads has any conflicts with each other.
3 RISC Compiler and Simulator

To realize the OoO PDES approach for the IEEE SystemC language, we present now our Recoding Infrastructure for SystemC (RISC) and describe the overall RISC Compiler and Simulator proof-of-concept prototype (Release V0.6.0 as of 2019-09-30).

To perform parallel SystemC simulation in maximum compliance with the IEEE standard semantics, we introduce a dedicated SystemC compiler. This is in contrast to the traditional SystemC simulation where a regular SystemC-agnostic C++ compiler includes the SystemC headers and links the input model directly against the SystemC library.

As shown in Figure 4, our RISC compiler acts as a frontend that processes the input SystemC model and generates an intermediate model with special instrumentation for OoO PDES. The instrumented parallel model is then linked against the extended RISC SystemC library by the target compiler (a regular C++ compiler) to produce the final executable output model. OoO PDES is then performed simply by running the generated executable model.

From the user perspective, we essentially replace the regular SystemC-agnostic C++ compiler with the SystemC-aware RISC compiler (which in turn calls the underlying C++ compiler). Otherwise, the overall SystemC validation flow remains the same as before. It is just faster due to the parallel simulation.

For reference, the detailed Linux manual page of the RISC compiler risc and simulator is included in Appendix A.1 of this report.

Internally, the RISC compiler performs three major tasks, namely Segment Graph (SG) construction, conflict analysis, and source code instrumentation.

3.1 Segment Graph

RISC relies on a comprehensive software stack composed of complex data structures, as illustrated in Figure 5. On top of the C/C++ standard libraries and the internal representation of the Rose compiler [29], RISC builds a SystemC internal representation which, in turn, carries the segment graph data structures.
The first task of the RISC compiler is to parse the SystemC input model into an abstract syntax tree (AST) by use of the Rose IR. Next, RISC creates a SystemC internal representation from the AST which reflects the SystemC module and channel hierarchy, connectivity, and other SystemC-specific relations, as depicted in Figure 6. This is similar to the SystemC-clang representation [30, 31]. For details on this part of the RISC application programming interface (API), please refer to the Doxygen-generated documentation [32].

Figure 6: RISC internal representation.

On top of this, the RISC compiler then builds a Segment Graph (SG) data structure for the model. A Segment Graph (SG) [12, 15] is a directed graph that represents the code segments executed during the simulation between scheduling steps. That is, every segment is associated with a scheduler entry point, i.e. a wait statement in SystemC.

At run time, threads switch back and forth between the states of running (threads in READY and RUN queues) and waiting (threads in WAIT and WAITTIME queues). When running, they execute specific segments of their code. These code segments make up the nodes in the Segment Graph, whereas edges in the graph indicate the possible transitions from one segment to another. In other words, the edges in the Segment Graph reflect an abstraction of the model’s control flow.

For a formal description of the Segment Graph and its construction algorithm, the interested reader may refer to [15]. For details on the RISC compiler API, please refer to the Doxygen-generated documentation [32].

3.2 Partial Segment Graph

The segment graph is the foundation data structure for the static analysis. However, there are restrictions: the entire source code for the input design must be available in one file, which does not scale. This disables the use of Intellectual Property (IP) and hierarchical file structures.

To solve this problem, we have proposed and implemented a Partial Segment Graph (PSG) as the representation
of the behavior model for each separate translation unit or IP. By combining PSGs, our tool is able to reconstruct the complete SG for the input model [33].

The extended tool flow is shown in Figure [7].

Figure 7: Scaled RISC tool flow with Partial Segment Graph technology.

A PSG is recursively built by traversing the AST of the current translation unit. The main difference between PSG and SG is that PSG is built based on an incomplete AST, where definitions of function calls may be unknown.

To deal with this uncertainty incurred by the non-defining function calls, we introduce three types of PSG nodes, which facilitate the integration of PSGs. They are Segment Node, Partial Segment Node and Partial Function Call Node.

The PSG is constructed by the IP provider. It is stored as a PSG file and is compatible with the Dot format so that the PSG can easily be visualized. The PSG file is shipped together with the IP files to the user. On the user’s side, the RISC compiler is able to load and parse the PSG files. Then, the loaded PSGs are integrated to form a complete SG. During integration, Partial Function Call Nodes are replaced by the corresponding PSGs of the functions. Partial Segment Nodes are merged into Segment Nodes. After the integration, the graph becomes a valid and complete SG.

An IP provider can also inspect and redact the automatically generated PSG files so that the implementation details remain hidden. This way the IP users will not be able to obtain the inner implementation and the IP remains protected, while the correctness of behavior model of the design is still maintained [33].

3.3 Conflict Analysis

The Segment Graph data structure serves as the foundation for segment conflict analysis. As outlined earlier, the OoO PDES scheduler must ensure that every parallel thread to be issued has no conflicts with any other threads currently in the READY and RUN queues. Here, we utilize the RISC compiler to detect any possible conflicts between these threads already at compile time.
Potential conflicts in SystemC include data hazards, event hazards, and timing hazards, all of which may exist among the segments executed by the threads considered for parallel execution. Please refer to [15] for a detailed discussion of these hazards which, if ignored, would become dangerous race conditions at run time.

Both possible hazard detection approaches, namely static analysis at compile time and dynamic analysis at run time, are supported by the RISC Compiler and Simulator. It should be emphasized that the accuracy of this analysis has significantly improved with the RISC release V0.5.0. As outlined in detail in [34], the RISC compiler now supports Port Call Path (PCP) sensitive conflict analysis which makes it aware of the actual channel instances used by threads from different modules. This much more precise analysis can avoid false positive conflicts in many cases and thus increases the efficiency of the simulation which, in turn, runs faster.

3.3.1 Static Analysis

Static analysis relies purely on the available information in the SystemC source code of the design model at hand. In this case, the RISC compiler carefully performs conservative identification of the potential hazards in the model.

Identifying all possible hazards is a complex analysis task that requires the full “understanding” of the module hierarchy. One option is to statically extract the module hierarchy and analyze the individual threads. Here, the RISC compiler follows the approach outlined in [15].

In many cases, however, not all of the needed information can be gathered statically. For instance, design parameters may be passed via the command line, for example, to define the number of modules, certain channel characteristics, or other configuration information. In such SystemC models with a dynamic elaboration phase, the instantiated modules, channels, and ports are typically created by use of loops and new operators in a dynamic fashion. Thus, the structural parameters of the model are only available at run time, so they cannot be statically analyzed. In these cases, dynamic analysis is needed.

3.3.2 Dynamic Analysis

Dynamic analysis takes run-time information into account and then augments the classic static analysis. The combination of static and dynamic analysis is here called hybrid analysis [35].

Figure 8: RISC Elaborator feeds dynamic elaboration information to RISC Compiler for precise conflict analysis.

Figure 8 shows the extended RISC design flow with support of dynamic analysis. As in the regular compilation flow discussed above in Figure 4, the input SystemC model is processed by the RISC Compiler to generate an executable model for out-of-order parallel simulation, as shown on the top half of Figure 8 from left to right.

The dynamic analysis step, shown on the bottom half of Figure 8, extends the compilation flow by a preprocessing step. The input SystemC model is fed into the RISC Elaborator $\texttt{elab}$ which produces an executable
model that only performs the SystemC elaboration phase when run. At the end of the elaboration, the executable model automatically traverses the created module hierarchy via the SystemC introspection API and dumps this detailed structural design information, shown as Instance Connectivity Data in Figure 8, into a file \texttt{(model\_name\_elab)}. This file is in turn provided as an input to the RISC compiler, so that the dynamically created design hierarchy and specific instance connectivity can be used for precise conflict analysis. The instance connectivity data file includes the actual module hierarchy, the specific port mapping, and the actual target variable mapping of references.

Note that the use of the RISC Elaborator is optional. Design models which can be fully analyzed in static fashion can be fed directly into the RISC Compiler without any pre-processing by the RISC Elaborator.

For reference, the detailed Linux manual pages of the RISC Compiler \texttt{risc} and RISC Elaborator \texttt{elab} are included in Appendix A.1 and Appendix A.2, respectively.

### 3.4 Source Code Instrumentation

As a result of the conflict analysis (static, dynamic, or hybrid \cite{35}), the RISC compiler generates several conflict tables that describe all possible conflicts between threads in any two segments. Using this conservative conflict information, the simulator can then at run-time quickly determine by a simple table look-up whether or not it is safe to issue any given thread in parallel or ahead of time.

As shown above in Figure 4, the RISC compiler and simulator work closely together. The compiler performs conservative conflict analysis and passes the analysis results to the simulator which then can make safe scheduling decisions quickly.

To pass information from the compiler to the simulator, we use automatic model instrumentation. That is, the intermediate model generated by the compiler contains instrumented (automatically generated) source code which the simulator can then rely on. At the same time, the RISC compiler also instruments user-defined SystemC channels with automatic protection against race conditions among communicating threads.

In total, the RISC source code instrumentation includes four major components:

1. Segment and instance IDs: Individual threads are uniquely identified by a creator instance ID and their current code location (segment ID). Both IDs are passed into the simulator kernel as additional arguments to scheduler entry functions, including \texttt{wait} and thread creation.

2. Data and event conflict tables: Segment concurrency hazards due to potential data conflicts, event conflicts, or timing conflicts are provided to the simulator as two-dimensional tables indexed by a segment ID and instance ID pair. For efficiency, these table entries are filtered for scope, instance path, and reference and port mappings.

3. Current and next time advance tables, and thread state prediction tables: The simulator can make better scheduling decisions by looking ahead in time if it can predict the possible future thread states. This optimization is discussed in detail in \cite{14} and is available in the RISC Compiler and Simulator in versions 0.4.0 and later. Since thread state prediction for most models requires only little additional compile time but results often in higher simulation speed, it is enabled by default (it can be turned off with the \texttt{SYSC\_DISABLE\_PREDICTION} environment variable, see below).

4. User-defined channel protection: SystemC allows the user to design channels for custom inter-thread communication. To ensure such communication is safe also in the OoO PDES situation where threads execute truly in parallel, the RISC compiler automatically inserts locks (binary semaphores) into these channels,
if needed\(^2\), so that mutually-exclusive execution of the channel methods is guaranteed. Otherwise, race conditions could exist when communicating threads exchange data.

Note that the source code instrumentation is performed automatically by the RISC Compiler and no user-interaction is necessary. However, the interested user may inspect the instrumented source code. It is stored in a file named `risc_model_name.cpp` which serves as the input file to the compiler backend which in turn then generates the final executable.

With RISC version 0.6.0, source code instrumentation is optimized for large design models with many segments. Here, the conflict, time, and prediction tables can become fairly large, which unnecessarily slows down the code generation step during compilation. To avoid such inefficiency, a separate file (`model_name.risc`) is automatically generated with binary images of the tables. This file is then read at run time (automatically, just like a shared library) to fill the conflict, time, and prediction tables needed by the simulator.

### 3.5 Library Support

In absence of PSG support (Section 3.2), there exists a significant limitation for the described conflict analysis and source code instrumentation. It only works if the compiler has access to the entire source code of the design model. This is typically fine for smaller SystemC benchmark examples, but does not hold true for more complex SystemC models where multiple translation units and/or library files are used. In these cases, the compiler has access only to the function signatures (function declarations in header files), but not to their implementation (function bodies which are pre-compiled in the library or object files). Thus, the compiler cannot analyze the function bodies for potential conflicts, neither can it instrument any segment boundaries (i.e. `wait` calls) in the library code with segment and instance IDs.

In its initial alpha version [24], the RISC Compiler and Simulator operated under the assumption that all library code is thread-safe without any conflicts and does not contain any segment boundaries (no `wait` statements). This is reasonable for the standard C/C++ libraries used in a modern Linux environment, as well as for the specially prepared RISC SystemC simulator library. However, this assumption poses a significant limitation for more complex SystemC models built around custom application libraries.

In order to mitigate this limitation, the beta version [25] and the RISC Compiler and Simulator version 0.4.0 offered basic support for library code by use of `function annotations`. This annotation scheme for library functions provides abstract information for both conflict analysis and segment boundaries [35].

Specifically, the user can annotate function declarations with `pragma` directives which specify whether or not the function poses any potential conflicts. The `pragma` directives can also describe common situations of `wait` calls that the control flow in the function body contains.

For example, the standard math function `sqrt` and the blocking `read` function of the SystemC `sc_fifo` channel can be annotated as follows:

```cpp
// standard math square-root function
#pragma RISC sqrt conflict-free no-wait
double sqrt(double x);

// sc_fifo blocking read function
#pragma RISC read conflict-free looped-wait event
virtual T read();
```

\(^2\) As of version 0.5.1, explicit mutex locks in user-defined channels are not needed any more when the channel methods can be fully analyzed with PCP [34] and SCP [36] techniques. Such redundant locks are *not* instrumented any more.
Here, the \texttt{sqrt} function is declared \texttt{conflict-free} because it is thread-safe and has no dangerous side effects. Since this is true for many functions (e.g. most functions in the C standard library), the RISC Compiler assumes this by default. Thus, this \texttt{pragma} statement is not explicitly needed.

The \texttt{sc\_fifo::read} function is also declared \texttt{conflict-free} because it operates in a standard SystemC channel that is safely protected by a lock in the RISC simulator library. However, this blocking \texttt{sc\_fifo::read} function is annotated as \texttt{looped-wait} because it does contain a \texttt{wait} statement in the body of a loop that is waiting for available data, which is indicated by some \texttt{event}. Thus, the RISC Compiler can take this segment boundary into account when building the Segment Graph for a thread that calls this function.

In general, a function is considered \texttt{conflict-free} if the corresponding function body contains no potential read/write access conflicts to any shared state with the other threads in the simulation model. Otherwise, it must be annotated as \texttt{not-conflict-free}.

The \texttt{sc\_fifo::read} function is also declared \texttt{conflict-free} because it operates in a standard SystemC channel that is safely protected by a lock in the RISC simulator library. However, this blocking \texttt{sc\_fifo::read} function is annotated as \texttt{looped-wait} because it does contain a \texttt{wait} statement in the body of a loop that is waiting for available data, which is indicated by some \texttt{event}. Thus, the RISC Compiler can take this segment boundary into account when building the Segment Graph for a thread that calls this function.

In general, a function is considered \texttt{conflict-free} if the corresponding function body contains no potential read/write access conflicts to any shared state with the other threads in the simulation model. Otherwise, it must be annotated as \texttt{not-conflict-free}.

For the annotation of segment boundaries contained in library functions, Figure 9 shows the different control-flow abstractions with regards to \texttt{wait} function calls in the corresponding function body. In the first case, \texttt{no\_wait}, the function contains no \texttt{wait} statement and thus is a non-blocking function during the SystemC simulation. The next two cases, \texttt{conditional\_wait} and \texttt{unconditional\_wait}, apply to functions with a conditional or non-conditional \texttt{wait} statement, respectively. The last case covers the possible encounter of a \texttt{wait} statement in a loop, such as the blocking \texttt{read} call to a \texttt{sc\_fifo} channel discussed above.

The last parameter in the RISC \texttt{pragma} annotation specifies the type of the \texttt{wait} statement in the function body, either \texttt{event} for waiting for any notified event, or the minimum time increment that the simulator will incur when executing the corresponding function, such as \texttt{sc\_zero\_time} or \texttt{(42,SC\_MS)}.

For the annotation of segment boundaries contained in library functions, Figure 9 shows the different control-flow abstractions with regards to \texttt{wait} function calls in the corresponding function body. In the first case, \texttt{no\_wait}, the function contains no \texttt{wait} statement and thus is a non-blocking function during the SystemC simulation. The next two cases, \texttt{conditional\_wait} and \texttt{unconditional\_wait}, apply to functions with a conditional or non-conditional \texttt{wait} statement, respectively. The last case covers the possible encounter of a \texttt{wait} statement in a loop, such as the blocking \texttt{read} call to a \texttt{sc\_fifo} channel discussed above.

The last parameter in the RISC \texttt{pragma} annotation specifies the type of the \texttt{wait} statement in the function body, either \texttt{event} for waiting for any notified event, or the minimum time increment that the simulator will incur when executing the corresponding function, such as \texttt{sc\_zero\_time} or \texttt{(42,SC\_MS)}.

For the annotation of segment boundaries contained in library functions, Figure 9 shows the different control-flow abstractions with regards to \texttt{wait} function calls in the corresponding function body. In the first case, \texttt{no\_wait}, the function contains no \texttt{wait} statement and thus is a non-blocking function during the SystemC simulation. The next two cases, \texttt{conditional\_wait} and \texttt{unconditional\_wait}, apply to functions with a conditional or non-conditional \texttt{wait} statement, respectively. The last case covers the possible encounter of a \texttt{wait} statement in a loop, such as the blocking \texttt{read} call to a \texttt{sc\_fifo} channel discussed above.

The last parameter in the RISC \texttt{pragma} annotation specifies the type of the \texttt{wait} statement in the function body, either \texttt{event} for waiting for any notified event, or the minimum time increment that the simulator will incur when executing the corresponding function, such as \texttt{sc\_zero\_time} or \texttt{(42,SC\_MS)}.

For the annotation of segment boundaries contained in library functions, Figure 9 shows the different control-flow abstractions with regards to \texttt{wait} function calls in the corresponding function body. In the first case, \texttt{no\_wait}, the function contains no \texttt{wait} statement and thus is a non-blocking function during the SystemC simulation. The next two cases, \texttt{conditional\_wait} and \texttt{unconditional\_wait}, apply to functions with a conditional or non-conditional \texttt{wait} statement, respectively. The last case covers the possible encounter of a \texttt{wait} statement in a loop, such as the blocking \texttt{read} call to a \texttt{sc\_fifo} channel discussed above.

The last parameter in the RISC \texttt{pragma} annotation specifies the type of the \texttt{wait} statement in the function body, either \texttt{event} for waiting for any notified event, or the minimum time increment that the simulator will incur when executing the corresponding function, such as \texttt{sc\_zero\_time} or \texttt{(42,SC\_MS)}.

For the annotation of segment boundaries contained in library functions, Figure 9 shows the different control-flow abstractions with regards to \texttt{wait} function calls in the corresponding function body. In the first case, \texttt{no\_wait}, the function contains no \texttt{wait} statement and thus is a non-blocking function during the SystemC simulation. The next two cases, \texttt{conditional\_wait} and \texttt{unconditional\_wait}, apply to functions with a conditional or non-conditional \texttt{wait} statement, respectively. The last case covers the possible encounter of a \texttt{wait} statement in a loop, such as the blocking \texttt{read} call to a \texttt{sc\_fifo} channel discussed above.

The last parameter in the RISC \texttt{pragma} annotation specifies the type of the \texttt{wait} statement in the function body, either \texttt{event} for waiting for any notified event, or the minimum time increment that the simulator will incur when executing the corresponding function, such as \texttt{sc\_zero\_time} or \texttt{(42,SC\_MS)}.
contained \texttt{wait()} calls cannot be instrumented. Here, the RISC Compiler and Simulator (version 0.4.0 and above) instruments the code before such library function calls with \texttt{setID(SegID)} functions that store the upcoming segment IDs for the \texttt{wait} statements in the library in thread-local data. Then, when \texttt{wait} statements without explicit segment ID arguments are executed in the library, the segment IDs are obtained from the thread-local data by use of a \texttt{getID()} function in the RISC simulation library.

Note that the library support by use of \texttt{pragma} directives remains available (for backward compatibility reasons) in the RISC Compiler and Simulator beyond version 0.4.0. However, the Partial Segment Graph (PSG) technology described in Section 3.2 offers an alternative solution that is much more general. In particular, the PSG technology resolves two prior limitations. First, the annotations shown in Figure 9 only cover the cases of zero or one \texttt{wait} statement in a library function. Multiple \texttt{wait} statements were not covered. Thus, PSG technology was designed in order to cover general control-flow inside of library functions which are now represented by their own partial segment graphs. Second, PSG technology supports multiple separate translation units by building and storing PSG files together with generated object files that then can be integrated again into a complete SG when the final simulation executable is being built [33].

3.6 Support for Data-Level Parallelism

As of version 0.4.0, the RISC Compiler and Simulator comes with support for exploiting data-level parallelism, also known as Single-Instruction-Multiple-Data (SIMD) vectorization [37]. Here, an advanced analysis tool, namely the SIMD Advisor \texttt{simd} (see Appendix A.3), can identify possible locations in the SystemC model’s source code where data-level parallelism may be exploited for faster simulation (on top of the thread-level parallelism already exploited due to OoO PDES).

The SIMD Advisor adds a pre-analysis step to the RISC Compiler and Simulator tool flow where \texttt{simd} provides the designer with candidates for loop vectorization. Specifically, \texttt{simd} performs advanced thread control-flow and variable access analysis and then reports to the user the source code line numbers where loops qualified for SIMD vectorization are found. The user confirms suitable locations by inserting \texttt{#pragma simd} directives in front of the chosen loops. Finally, the design model is then compiled with the Intel compiler \texttt{icpc} which performs the vectorization and builds the executable for simulation with both thread- and data-level parallelism.

Note that the manual confirmation by the designer is necessary. An example is the following C function:

```c
void add(float *a, float *b, float *c, int n) 
{ 
    for(int i=0; i<n; i++) 
        { a[i] = a[i] + b[i] + c[i];} 
}
```

Here, arrays passed as pointers can only be vectorized if the user asserts that there is no vector dependence in the way. This confirmation step is only possible with application knowledge, not just by static compiler analysis. The RISC SIMD Advisor is aware of SystemC and its concurrent multi-threading semantics, and thus can identify certain loops as potential candidates, but the final data independence assertion must come from the user who knows the application specifics (i.e. that the pointers point to non-overlapping arrays).

Exploiting both thread- and data-level parallelism can be very effective for many design models. Experimental results in [37] show a nearly linear speedup of $N \times M$, where $N$ and $M$ denote the thread and data-level factors, respectively.

The SIMD Advisor is documented in detail in the manual page for \texttt{simd} listed in Appendix A.3.
3.7 Support for SystemC TLM-2.0

As of version 0.6.0, the RISC Compiler and Simulator comes with support for SystemC TLM-2.0 models, including blocking transport interface (BTI), non-blocking transport interface (NBTI), and direct memory access interface (DMI) [36]. As an example, Figure 11 shows a SystemC TLM-2.0 model of a DVD player which decodes a stream of H.264 video and MP3 audio data using separate decoders. All communications are modeled using TLM-2.0 sockets and APIs. With the SystemC TLM-2.0 support, the SystemC compiler is able to accurately analyze the behavior of each process.

![Figure 11: SystemC TLM-2.0 model of a DVD player.](image)

For TLM-2.0 model analysis, RISC uses the Socket Call Path (SCP) technique [36] to increase the accuracy of the static analysis for SystemC TLM-2.0 communication. SCP provides the SystemC compiler with the information regarding how a target is reached by the initiator through the TLM-2.0 interface. The idea is similar to the Port Call Path (PCP) [34]. One main difference is that PCP is based on port-to-channel connections whereas SCP is for analyzing socket-to-module connections. Also different from PCP, a SCP is represented by a list of sockets. When used together with Segment Graph, SCP helps the SystemC compiler to perform instance-aware conflict analysis, which provides similar benefits as to the use of PCP.

SCP is important for the SystemC compiler to understand the variable entanglements in order to reduce the number of false data conflicts. Take BTI as an example, the variable entanglement analysis happens in three steps:

1. Identify original and alias variable: In this step, the compiler identifies a) the original variable encapsulated in a generic payload by set_data_ptr, and b) the alias variable extracted from a generic payload by get_data_ptr.

2. Reference analysis for generic payload with SCP: In the second step, the compiler analyzes the mapping between parametric generic payload (PGP) and referred generic payload (RGP).
3. Variable access analysis for entangled variables: Through the PGP-RGP reference mappings, the corresponding alias and original variables are entangled. Algorithm 1 in [36] describes this step in details.

Note that while BTI, NBTI and DMI communication is supported, our analysis does not support Blocking-to-Non-Blocking nor Non-Blocking-to-Blocking communication styles. Our analysis does support different communication structures, including direct communication, hierarchical communication, and interconnected communication. Our experiments [36] demonstrate the correctness and effectiveness of the approach with demonstration examples from Accellera [4] and three real world examples: DVD Player, Mandelbrot Renderer and Bitcoin miner.

3.8 Compiler Backend

After the automatic source code instrumentation, the RISC compiler passes the generated intermediate model in file risc_model_name.cpp to the underlying regular C++ compiler. That target compiler then produces the final simulation executable by linking the instrumented code against the RISC extended SystemC library.

By default, the RISC Compiler and Simulator rely on the GNU C++ compiler g++ for the backend code generation. Alternatively, the Intel C++ compiler icpc may be used to generate a simulation executable that is optimized for Intel processors with Single/Instruction-Multiple-Data (SIMD) capabilities or the Intel Many-Integrated-Core (MIC) architecture. Please refer to the command-line options -risc:icpc and -risc:mic, respectively, which are documented in the manual pages for risc (see Appendix A.1) and elab (see Appendix A.2).

3.9 Simulator

Same as the classic Accellera proof-of-concept implementation [4], the RISC simulator is not an explicit tool, but a run-time library [38] that the generated executable SystemC model is linked against. Thus, simulation is performed by execution of the compiled model, the same way as in the classic tool flow (just faster).

The RISC simulator identifies itself by its log message at the beginning of the simulation run, announcing RISC 0.6.0 execution after the SystemC language version number (SystemC 2.3.1). It also adds the Center for Embedded and Cyber-physical Systems (CECS) as a contributor to the RISC-extended SystemC library.

A simple HelloWorld model is shown running in the following example:

```
sh % ./HelloWorld
```

```
SystemC 2.3.1-RISC 0.6.0 --- Sep 30 2019 09:42:00
Copyright (c) 1996-2019 by CECS and all Contributors,
ALL RIGHTS RESERVED

Hello World!
```

There are several environment variables which the RISC out-of-order parallel SystemC library recognizes. These are logged at the beginning of the simulation if SYSC_PRINT_MODE_MESSAGE is defined.

```
*** RISC simulator mode: out-of-order parallel with prediction ***
*** SYSC_PRINT_MODE_MESSAGE is defined ***
*** SYSC_SYNC_PAR_SIM is not defined ***
*** SYSC_VERBOSITY_FLAG_1 is not defined ***
```
The environment variable `SYSC_SYNC_PAR_SIM` can be used to force the default out-of-order parallel scheduler to fall-back to synchronous parallel execution. By default (when undefined), `SYSC_SYNC_PAR_SIM` is assumed to be false, so out-of-order parallel simulation (OoO PDES) with prediction is performed. On the other hand, if `SYSC_SYNC_PAR_SIM` is defined, the simulator will execute in synchronous PDES fashion.

Also, as indicated above in Section 2.4, the RISC simulator automatically falls back to synchronous execution as soon as primitive SystemC channels are used with requests to update functions. Thus, such models will execute in safe synchronous manner.

The variables `SYSC_VERBOSITY_FLAG_1` through `SYSC_VERBOSITY_FLAG_4` are used by the RISC simulator at run-time to print debugging information about the simulator queues, event processing, and time advances. Such debugging lines are only printed when the corresponding variable is defined. Please refer to the manual page of the RISC Compiler and Simulator for details (see Appendix Section A.1).

The variable `SYSC_DISABLE_PREDICTION` is used by the RISC simulator to switch back to non-predictive conflict detection. This avoids scheduling overhead at run time, but usually results in slower simulation due to more false conflicts. If `SYSC_DISABLE_PREDICTION` is defined, thread state prediction is not used during out-of-order scheduling.

The environment variable `SYSC_PAR_SIM_CPUS` specifies the maximum number of parallel threads allowed in out-of-order parallel simulation (namely #CPUs in Figure 3). For efficient simulation, this variable should be set to a value suitable for the simulation host, e.g. the number of available CPU cores. If unset, `SYSC_PAR_SIM_CPUS` defaults to 64.

### 4 Out-of-Order Parallel Simulatable SystemC Subset

Over more than a decade, the SystemC language [21], which technically is a C++ application programming interface (API) with a corresponding simulation library, has evolved from basic constructs for modeling parallel modules connected by signals and channels to a highly complex set of macros, types, classes, templates, and functions for very advanced modeling (i.e. Transaction Level Modeling (TLM) [39, 40]) and highly optimized simulation of SystemC models. Usually these optimization steps have aimed at higher simulation speed, i.e. by minimizing context switches in the simulator, or at higher levels of abstraction due to purposely relaxed timing. Often, the uninterrupted (sequential) execution semantics on a single processor host have been presumed or are explicitly required.

Along these lines, it has been recognized that there is considerable need to study and adjust or evolve the SystemC language towards better support of parallel execution (following some form of suitable PDES semantics). One example of the ongoing discussion within the SystemC community is a presentation at the SystemC Evolution Day 2016 where significant obstacles in the current language standard have been identified [41]. These seven obstacles have then been documented also in a letter to the editor of IEEE Embedded System Letters [42].

The RISC Compiler and Simulator aims for advanced parallel execution on multi- and many-core hosts, maximizing the compliance with the current SystemC standard [1]. Changing some assumptions about SystemC simulator execution consequently affects a number of SystemC constructs and APIs which need to be revisited and evaluated anew. The goal of this section is to document this process and status, and enable fruitful discussions.
Below, we describe and list the out-of-order parallel simulatable SystemC subset supported by the current RISC Compiler and Simulator, Release V0.6.0. In particular, Table 1 through Table 8 list for each SystemC construct whether or not it is supported at this time. If applicable, an explanation note is provided that briefly outlines the status and/or the plans for the given feature.

Overall, the current RISC proof-of-concept prototype supports the classic SystemC constructs for hierarchical modeling with modules and interconnected channels by featuring fast multi-threaded execution. Modern TLM-2.0 style communication is also supported (as of RISC version 0.6.0). However, several specific SystemC features are not supported yet or left undecided at this stage. The status “undecided” in particular indicates that further study is needed to decide whether or not the given construct can be supported in efficient and reasonable manner by RISC and its OoO PDES approach.

4.1 SystemC Hierarchical Structure of Modules and Channels

RISC supports the regular hierarchical and structural composition of the SystemC design model. This includes the SystemC program start (sc_main, sc_start) and the general static or dynamic composition (SCCTOR) of modules (sc_module, SC_MODULE, sc_behavior) and channels (sc_channel, sc_prim_channel).

Connectivity and communication of the instantiated components is supported directly or hierarchically through ports (sc_port, sc_in, sc_inout, sc_out) and interfaces (sc_interface). Also, modern TLM-2.0 style communication is supported (as of RISC version 0.6.0) directly or hierarchically through sockets (tlm_utils::simple_initiator_socket, tlm_utils::simple_target_socket, tlm::tlm_initiator_socket, and tlm::tlm_target_socket), with or without interconnect components.

In contrast to the traditional Accellera library, which only provides a type alias (typedef) sc_channel for sc_module, the RISC header files explicitly distinguish channel and module classes. Here, a separate sc_channel class is inherited from sc_module, providing the same functionality, but making the two class types explicit.

Most of the SystemC predefined primitive channels\(^3\) (such as sc_fifo) are supported for OoO PDES, except sc_fifo::operator= which is not supported yet. For more details, please refer to Tables 1 through 8 and the Doxygen-generated documentation of the RISC simulation library [38].

4.2 SystemC Threads

The explicit and statically or dynamically \([35]\) analyzable multi-threading of a SystemC design model is naturally supported in RISC OoO PDES. This includes SystemC processes (SC_HAS_PROCESS, sc_process_handle, sc_thread_process) and the corresponding threads (SC_THREAD). For basic inter-thread synchronization, SystemC event notifications (sc_event.notify) and waiting for events or simulation time advance (wait) are supported.

However, dynamic SystemC thread creation and deletion (sc_spawn, SC_FORK, SC_JOIN) are not supported at this time.

While the application programming interface (API) for these constructs remains unmodified from the SystemC user perspective, the RISC SystemC kernel internally supports extra parameters or arguments for several of these constructs which are utilized after the automatic source code instrumentation by the RISC compiler (see Section 3.4 above). In particular, segment and instance identifiers are supplied with each of these function calls so that the simulator kernel is aware of the exact thread state upon every scheduler entry. This includes in particular

\(^3\) As described in Section 2.4 and Section 3.9, the RISC Compiler and Simulator Release V0.6.0 falls back to synchronous PDES execution when primitive channels with update requests are used in the design model.
Table 1: RISC V0.6.0 Out-of-Order Parallel Simulatable SystemC Subset

<table>
<thead>
<tr>
<th>Name</th>
<th>Type</th>
<th>Supported or not</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td>sc_abs</td>
<td>function</td>
<td>Undecided</td>
<td>This function may not work with some arithmetic SystemC datatypes.</td>
</tr>
<tr>
<td>sc_actions</td>
<td>typedef</td>
<td>Supported</td>
<td>typedef unsigned sc_actions</td>
</tr>
<tr>
<td>sc_argc</td>
<td>function</td>
<td>Supported</td>
<td></td>
</tr>
<tr>
<td>sc_argv</td>
<td>function</td>
<td>Supported</td>
<td></td>
</tr>
<tr>
<td>sc_assemble_vector</td>
<td>function</td>
<td>Undecided</td>
<td>Work on this function in the future</td>
</tr>
<tr>
<td>sc_assert</td>
<td>macro</td>
<td>Undecided</td>
<td>Work on this class in the future</td>
</tr>
<tr>
<td>sc_attr_base</td>
<td>class</td>
<td>Undecided</td>
<td>Work on this class in the future</td>
</tr>
<tr>
<td>sc_attrcltn</td>
<td>class</td>
<td>Undecided</td>
<td>Work on this class in the future</td>
</tr>
<tr>
<td>sc_attribute</td>
<td>class</td>
<td>Undecided</td>
<td>Work on this class in the future</td>
</tr>
<tr>
<td>sc_behavior</td>
<td>typedef</td>
<td>Supported</td>
<td>typedef sc_module sc_behavior</td>
</tr>
<tr>
<td>sc_bigint</td>
<td>class template</td>
<td>Supported</td>
<td></td>
</tr>
<tr>
<td>sc_biguint</td>
<td>class template</td>
<td>Supported</td>
<td></td>
</tr>
<tr>
<td>sc_bind_proxy</td>
<td>class</td>
<td>Undecided</td>
<td>Work on this macro in the future</td>
</tr>
<tr>
<td>sc_bind</td>
<td>macro</td>
<td>Undecided</td>
<td>Work on this macro in the future</td>
</tr>
<tr>
<td>sc_bit</td>
<td>type (deprecated)</td>
<td>Undecided</td>
<td>Work on this type in the future</td>
</tr>
<tr>
<td>sc_bitref</td>
<td>class template</td>
<td>Undecided</td>
<td>Work on this class template in the future</td>
</tr>
<tr>
<td>sc_bitref_r</td>
<td>class template</td>
<td>Undecided</td>
<td>Work on this class template in the future</td>
</tr>
<tr>
<td>sc_buffer</td>
<td>class</td>
<td>Undecided</td>
<td>Work on this class in the future</td>
</tr>
<tr>
<td>sc_bv_base</td>
<td>class</td>
<td>Undecided</td>
<td>Work on this class in the future</td>
</tr>
<tr>
<td>sc_bv</td>
<td>class template</td>
<td>Undecided</td>
<td>Work on this class template in the future</td>
</tr>
<tr>
<td>sc_channel</td>
<td>class</td>
<td>Supported</td>
<td></td>
</tr>
<tr>
<td>sc_clock</td>
<td>class</td>
<td>Not Supported Yet</td>
<td>sc_clock::before_end_of_elaboration() calls sc_spawn().</td>
</tr>
<tr>
<td>sc_close_vcd_trace_file</td>
<td>function</td>
<td>Initial support as of v0.5.0</td>
<td></td>
</tr>
<tr>
<td>sc_concatref</td>
<td>class</td>
<td>Undecided</td>
<td>Work on this class in the future</td>
</tr>
<tr>
<td>sc_concref_r</td>
<td>class template</td>
<td>Undecided</td>
<td>Work on this class template in the future</td>
</tr>
<tr>
<td>sc_context_begin</td>
<td>enumeration</td>
<td>Undecided</td>
<td></td>
</tr>
<tr>
<td>sc_copyright</td>
<td>function</td>
<td>Supported</td>
<td></td>
</tr>
<tr>
<td>sc_cor</td>
<td>class</td>
<td>Supported</td>
<td></td>
</tr>
<tr>
<td>sc_cor_pkg</td>
<td>class</td>
<td>Supported</td>
<td></td>
</tr>
<tr>
<td>sc_cor_pthread</td>
<td>class</td>
<td>Supported</td>
<td></td>
</tr>
<tr>
<td>sc_cor_pkg_pthread</td>
<td>class</td>
<td>Supported</td>
<td></td>
</tr>
<tr>
<td>sc_create_vcd_trace_file</td>
<td>function</td>
<td>Initial support as of v0.5.0</td>
<td></td>
</tr>
<tr>
<td>sc cref</td>
<td>macro</td>
<td>Undecided</td>
<td>Work on this macro in the future</td>
</tr>
<tr>
<td>sc_cthread_process</td>
<td>class</td>
<td>Limited Support</td>
<td>Supported up to Internal Representation</td>
</tr>
<tr>
<td>SC_CTHREAD</td>
<td>macro</td>
<td>Limited Support</td>
<td>Supported up to Internal Representation</td>
</tr>
<tr>
<td>SC_CCTOR</td>
<td>macro</td>
<td>Supported</td>
<td></td>
</tr>
<tr>
<td>Name</td>
<td>Type</td>
<td>Supported or not</td>
<td>Notes</td>
</tr>
<tr>
<td>---------------------</td>
<td>--------------------</td>
<td>----------------------</td>
<td>----------------------------------------------------------------------</td>
</tr>
<tr>
<td>sc_cycle</td>
<td>function</td>
<td>Not Supported Yet</td>
<td>sc_cycle() calls sc_simcontext::cycle(), which is not supported in the out-of-order simulation in the current release.</td>
</tr>
<tr>
<td>sc_delta_count</td>
<td>function</td>
<td>Modified semantics</td>
<td>This function returns the local delta count of the running process.</td>
</tr>
<tr>
<td>sc_elab_and_sim</td>
<td>function</td>
<td>Supported</td>
<td></td>
</tr>
<tr>
<td>sc_end_of_simulation_invoked</td>
<td>function</td>
<td>Undecided</td>
<td>Work on this function in the future</td>
</tr>
<tr>
<td>sc_event_and_expr</td>
<td>class</td>
<td>Supported</td>
<td>Initial support as of v0.5.0</td>
</tr>
<tr>
<td>sc_event_and_list</td>
<td>class</td>
<td>Supported</td>
<td>Initial support as of v0.5.0</td>
</tr>
<tr>
<td>sc_event_finder_t</td>
<td>class template</td>
<td>Undecided</td>
<td>Work on this class template in the future</td>
</tr>
<tr>
<td>sc_event_finder</td>
<td>class</td>
<td>Undecided</td>
<td>Work on this class in the future</td>
</tr>
<tr>
<td>sc_event_or_expr</td>
<td>class</td>
<td>Supported</td>
<td>Initial support as of v0.5.0</td>
</tr>
<tr>
<td>sc_event_or_list</td>
<td>class</td>
<td>Supported</td>
<td>Initial support as of v0.5.0</td>
</tr>
<tr>
<td>sc_event_queue_if</td>
<td>class</td>
<td>Not Supported Yet</td>
<td>The constructor function is not supported by the out-of-order simulation in the current release.</td>
</tr>
<tr>
<td>sc_event</td>
<td>class</td>
<td>Limited Support</td>
<td>The immediate notification is not supported by the out-of-order simulation in the current release.</td>
</tr>
<tr>
<td>sc_exception</td>
<td>typedef</td>
<td>Undecided</td>
<td>Work on this typedef in the future</td>
</tr>
<tr>
<td>sc_export_base</td>
<td>class</td>
<td>Not Supported Yet</td>
<td>No port following in compiler analysis</td>
</tr>
<tr>
<td>sc_export</td>
<td>class</td>
<td>Not Supported Yet</td>
<td>No port following in compiler analysis</td>
</tr>
<tr>
<td>sc_fifo_blocking_in_if</td>
<td>class</td>
<td>Supported</td>
<td></td>
</tr>
<tr>
<td>sc_fifo_in_if</td>
<td>class</td>
<td>Supported</td>
<td></td>
</tr>
<tr>
<td>sc_fifo_in</td>
<td>class</td>
<td>Supported</td>
<td></td>
</tr>
<tr>
<td>sc_fifo_nonblocking_in_if</td>
<td>class</td>
<td>Supported</td>
<td></td>
</tr>
<tr>
<td>sc_fifo_out_if</td>
<td>class</td>
<td>Supported</td>
<td></td>
</tr>
<tr>
<td>sc_fifo_out</td>
<td>class</td>
<td>Supported</td>
<td></td>
</tr>
<tr>
<td>sc_fifo</td>
<td>class</td>
<td>Limited Support</td>
<td>sc_fifo::operator= is not supported; execution falls back to synchronous PDES</td>
</tr>
<tr>
<td>sc_find_event</td>
<td>function</td>
<td>Undecided</td>
<td>Work on this function in the future</td>
</tr>
<tr>
<td>sc_find_object</td>
<td>function</td>
<td>Undecided</td>
<td>Work on this function in the future</td>
</tr>
<tr>
<td>sc_fix_fast</td>
<td>class</td>
<td>Undecided</td>
<td>Work on this class in the future</td>
</tr>
<tr>
<td>sc_fix</td>
<td>class</td>
<td>Undecided</td>
<td></td>
</tr>
<tr>
<td>sc_fixed_fast</td>
<td>class template</td>
<td>Undecided</td>
<td>Work on this class template in the future</td>
</tr>
<tr>
<td>sc_fixed</td>
<td>class template</td>
<td>Undecided</td>
<td></td>
</tr>
<tr>
<td>Name</td>
<td>Type</td>
<td>Supported or not</td>
<td>Notes</td>
</tr>
<tr>
<td>-------------------------</td>
<td>--------------</td>
<td>------------------</td>
<td>--------------------------------------------</td>
</tr>
<tr>
<td>SC_FORK</td>
<td>macro</td>
<td>Undecided</td>
<td>Work on this macro in the future</td>
</tr>
<tr>
<td>sc_fxcast_context</td>
<td>class</td>
<td>Undecided</td>
<td>Work on this class in the future</td>
</tr>
<tr>
<td>sc_fxcast_switch</td>
<td>class</td>
<td>Undecided</td>
<td>Work on this class in the future</td>
</tr>
<tr>
<td>sc_fxnum_bitref</td>
<td>class</td>
<td>Undecided</td>
<td>Work on this class in the future</td>
</tr>
<tr>
<td>sc_fxnum_fast_bitref</td>
<td>class</td>
<td>Undecided</td>
<td>Work on this class in the future</td>
</tr>
<tr>
<td>sc_fxnum_fast_subref</td>
<td>class</td>
<td>Undecided</td>
<td>Work on this class in the future</td>
</tr>
<tr>
<td>sc_fxnum_fast</td>
<td>class</td>
<td>Undecided</td>
<td>Work on this class in the future</td>
</tr>
<tr>
<td>sc_fxnum_subref</td>
<td>class</td>
<td>Undecided</td>
<td>Work on this class in the future</td>
</tr>
<tr>
<td>sc_fxnum</td>
<td>class</td>
<td>Undecided</td>
<td>Work on this class in the future</td>
</tr>
<tr>
<td>sc_fxtype_context</td>
<td>class</td>
<td>Undecided</td>
<td>Work on this class in the future</td>
</tr>
<tr>
<td>sc_fxtype_params</td>
<td>class</td>
<td>Undecided</td>
<td>Work on this class in the future</td>
</tr>
<tr>
<td>sc_fxval_fast</td>
<td>class</td>
<td>Undecided</td>
<td>Work on this class in the future</td>
</tr>
<tr>
<td>sc_fxval</td>
<td>class</td>
<td>Undecided</td>
<td>Work on this class in the future</td>
</tr>
<tr>
<td>sc_gen_unique_name</td>
<td>function</td>
<td>Undecided</td>
<td>Work on this function in the future</td>
</tr>
<tr>
<td>sc_generic_base</td>
<td>class</td>
<td>Undecided</td>
<td>Work on this class in the future</td>
</tr>
<tr>
<td>sc_get_curr_process_handle</td>
<td>function</td>
<td>(deprecated)</td>
<td>Supported</td>
</tr>
<tr>
<td>sc_get_current_process_handle</td>
<td>function</td>
<td></td>
<td>Supported</td>
</tr>
<tr>
<td>sc_get_default_time_unit</td>
<td>function</td>
<td>(deprecated)</td>
<td>Supported</td>
</tr>
<tr>
<td>sc_get_status</td>
<td>function</td>
<td></td>
<td>Supported</td>
</tr>
<tr>
<td>sc_get_stop_mode</td>
<td>function</td>
<td></td>
<td>Supported</td>
</tr>
<tr>
<td>sc_get_time_resolution</td>
<td>function</td>
<td></td>
<td>Supported</td>
</tr>
<tr>
<td>sc_get_top_level_events</td>
<td>function</td>
<td></td>
<td>Work on this function in the future</td>
</tr>
<tr>
<td>sc_get_top_level_objects</td>
<td>function</td>
<td></td>
<td>Work on this function in the future</td>
</tr>
<tr>
<td>SC_HAS_PROCESS</td>
<td>macro</td>
<td></td>
<td>Supported</td>
</tr>
<tr>
<td>sc_hierarchical_name_exists</td>
<td>function</td>
<td>Undecided</td>
<td>Work on this function in the future</td>
</tr>
<tr>
<td>sc_in_clk</td>
<td>typedef</td>
<td>Undecided</td>
<td></td>
</tr>
<tr>
<td>sc_in_resolved</td>
<td>class</td>
<td>Undecided</td>
<td></td>
</tr>
<tr>
<td>sc_in_rv</td>
<td>class</td>
<td>Undecided</td>
<td></td>
</tr>
<tr>
<td>sc_in</td>
<td>class</td>
<td></td>
<td>Supported</td>
</tr>
<tr>
<td>sc_in&lt;bool&gt;</td>
<td>class</td>
<td></td>
<td>Supported</td>
</tr>
<tr>
<td>sc_in&lt;sc_dt::sc_logic&gt;</td>
<td>class</td>
<td></td>
<td>Supported</td>
</tr>
<tr>
<td>Name</td>
<td>Type</td>
<td>Supported or not</td>
<td>Notes</td>
</tr>
<tr>
<td>--------------------</td>
<td>-----------------------</td>
<td>------------------</td>
<td>-------------------------------------------------</td>
</tr>
<tr>
<td>sc_initialize</td>
<td>function</td>
<td>Supported</td>
<td></td>
</tr>
<tr>
<td>sc_inout_clk</td>
<td>type (deprecated)</td>
<td>Undecided</td>
<td></td>
</tr>
<tr>
<td>sc_inout_resolved</td>
<td>class</td>
<td>Undecided</td>
<td></td>
</tr>
<tr>
<td>sc_inout_rv</td>
<td>class</td>
<td>Undecided</td>
<td></td>
</tr>
<tr>
<td>sc_inout</td>
<td>class</td>
<td>Supported</td>
<td></td>
</tr>
<tr>
<td>sc_int_base</td>
<td>class</td>
<td>Supported</td>
<td></td>
</tr>
<tr>
<td>sc_int_bitref_r</td>
<td>class</td>
<td>Undecided</td>
<td>Work on this class in the future</td>
</tr>
<tr>
<td>sc_int_bitref</td>
<td>class</td>
<td>Undecided</td>
<td>Work on this class in the future</td>
</tr>
<tr>
<td>sc_int</td>
<td>class template</td>
<td>Supported</td>
<td></td>
</tr>
<tr>
<td>sc_interface</td>
<td>class</td>
<td>Supported</td>
<td></td>
</tr>
<tr>
<td>sc_interrupt_here</td>
<td>function</td>
<td>Undecided</td>
<td>Work on this function in the future</td>
</tr>
<tr>
<td>sc_is_prerelease</td>
<td>function</td>
<td>Undecided</td>
<td>Work on this function in the future</td>
</tr>
<tr>
<td>SC_IS_PRERELEASE</td>
<td>macro</td>
<td>Supported</td>
<td></td>
</tr>
<tr>
<td>sc_is_running</td>
<td>function</td>
<td>Supported</td>
<td></td>
</tr>
<tr>
<td>sc_is_unwinding</td>
<td>function</td>
<td>Supported</td>
<td></td>
</tr>
<tr>
<td>SC_JOIN</td>
<td>macro</td>
<td>Undecided</td>
<td>Work on this macro in the future</td>
</tr>
<tr>
<td>sc_length_context</td>
<td>class</td>
<td>Undecided</td>
<td>Work on this class in the future</td>
</tr>
<tr>
<td>sc_length_param</td>
<td>class</td>
<td>Undecided</td>
<td>Work on this class in the future</td>
</tr>
<tr>
<td>sc_logic</td>
<td>class</td>
<td>Undecided</td>
<td>Work on this class in the future</td>
</tr>
<tr>
<td>sc_lv</td>
<td>class template</td>
<td>Undecided</td>
<td>Work on this class template in the future</td>
</tr>
<tr>
<td>sc_main</td>
<td>function</td>
<td>Supported</td>
<td></td>
</tr>
<tr>
<td>sc_max_time</td>
<td>function</td>
<td>Limited Support</td>
<td>Time is currently represented as a signed integer of 64 bits (not sc_dt::uint64)</td>
</tr>
<tr>
<td>sc_max</td>
<td>function</td>
<td>Supported</td>
<td></td>
</tr>
<tr>
<td>sc_method_process</td>
<td>class</td>
<td>Limited Support</td>
<td>Initial basic support as of v0.6.0</td>
</tr>
<tr>
<td>SC_METHOD</td>
<td>macro</td>
<td>Limited Support</td>
<td>Initial basic support as of v0.6.0</td>
</tr>
<tr>
<td>sc_min</td>
<td>function</td>
<td>Supported</td>
<td></td>
</tr>
<tr>
<td>sc_module_name</td>
<td>class</td>
<td>Supported</td>
<td></td>
</tr>
<tr>
<td>sc_module</td>
<td>class</td>
<td>Supported</td>
<td></td>
</tr>
<tr>
<td>SC_MODULE</td>
<td>macro</td>
<td>Supported</td>
<td></td>
</tr>
<tr>
<td>sc_mutex_if</td>
<td>class</td>
<td>Not Supported Now</td>
<td>This class is not supported by the risc compiler in the current release.</td>
</tr>
<tr>
<td>sc_mutex</td>
<td>class</td>
<td>Not Supported Now</td>
<td>This class is not supported by the risc compiler in the current release.</td>
</tr>
<tr>
<td>sc_object</td>
<td>class</td>
<td>Supported</td>
<td></td>
</tr>
<tr>
<td>sc_out_clk</td>
<td>type (deprecated)</td>
<td>Undecided</td>
<td></td>
</tr>
</tbody>
</table>
Table 5: RISC V0.6.0 Out-of-Order Parallel Simulatable SystemC Subset (continued)

<table>
<thead>
<tr>
<th>Name</th>
<th>Type</th>
<th>Supported or not</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td>sc_out_resolved</td>
<td>class</td>
<td>Undecided</td>
<td></td>
</tr>
<tr>
<td>sc_out_rv</td>
<td>class</td>
<td>Undecided</td>
<td></td>
</tr>
<tr>
<td>sc_out</td>
<td>class</td>
<td>Supported</td>
<td></td>
</tr>
<tr>
<td>sc_pause</td>
<td>function</td>
<td>Undecided</td>
<td>Work on this function in the future</td>
</tr>
<tr>
<td>sc_pending_activity_at_current_time</td>
<td>function</td>
<td>Limited Support</td>
<td>Supported when called inside sc_main()</td>
</tr>
<tr>
<td>sc_pending_activity_at_future_time</td>
<td>function</td>
<td>Limited Support</td>
<td>Supported when called inside sc_main()</td>
</tr>
<tr>
<td>sc_phash</td>
<td>class (deprecated)</td>
<td>Undecided</td>
<td>Work on this class in the future</td>
</tr>
<tr>
<td>sc_plist</td>
<td>class (deprecated)</td>
<td>Undecided</td>
<td>Work on this class in the future</td>
</tr>
<tr>
<td>sc_port</td>
<td>class</td>
<td>Supported</td>
<td></td>
</tr>
<tr>
<td>sc_port_base</td>
<td>class</td>
<td>Supported</td>
<td></td>
</tr>
<tr>
<td>sc_ppq</td>
<td>class (deprecated)</td>
<td>Undecided</td>
<td>Work on this class in the future</td>
</tr>
<tr>
<td>sc_prim_channel</td>
<td>class</td>
<td>Supported</td>
<td></td>
</tr>
<tr>
<td>sc_process_b</td>
<td>type (deprecated)</td>
<td>Supported</td>
<td></td>
</tr>
<tr>
<td>sc_process_handler</td>
<td>class</td>
<td>Supported</td>
<td></td>
</tr>
<tr>
<td>sc_pvector</td>
<td>class (deprecated)</td>
<td>Undecided</td>
<td>Work on this class in the future</td>
</tr>
<tr>
<td>sc_ref</td>
<td>macro</td>
<td>Undecided</td>
<td>Work on this macro in the future</td>
</tr>
<tr>
<td>sc_release</td>
<td>function</td>
<td>Supported</td>
<td></td>
</tr>
<tr>
<td>sc_report_handler_proc</td>
<td>typedef</td>
<td>Undecided</td>
<td>Work on this typedef in the future</td>
</tr>
<tr>
<td>sc_report_handler</td>
<td>class</td>
<td>Undecided</td>
<td>Work on this class in the future</td>
</tr>
<tr>
<td>sc_report</td>
<td>class</td>
<td>Undecided</td>
<td>Work on this class in the future</td>
</tr>
<tr>
<td>sc_semaphore_if</td>
<td>class</td>
<td>Not Supported Yet</td>
<td>This class is not supported by the risc compiler in the current release.</td>
</tr>
<tr>
<td>sc_semaphore</td>
<td>class</td>
<td>Not Supported Yet</td>
<td>This class is not supported by the risc compiler in the current release.</td>
</tr>
<tr>
<td>sc_sensitive_neg</td>
<td>class (deprecated)</td>
<td>Not Supported Yet</td>
<td>This class is not supported by the risc compiler in the current release.</td>
</tr>
<tr>
<td>sc_sensitive_pos</td>
<td>class (deprecated)</td>
<td>Not Supported Yet</td>
<td>This class is not supported by the risc compiler in the current release.</td>
</tr>
<tr>
<td>sc_sensitive</td>
<td>class</td>
<td>Supported</td>
<td>Initial basic support as of v0.5.0</td>
</tr>
<tr>
<td>sc_set_default_time_unit</td>
<td>function</td>
<td>Supported</td>
<td>Initial basic support as of v0.6.0</td>
</tr>
<tr>
<td>sc_set_stop_mode</td>
<td>function</td>
<td>Limited Support</td>
<td></td>
</tr>
<tr>
<td>Name</td>
<td>Type</td>
<td>Supported or not</td>
<td>Notes</td>
</tr>
<tr>
<td>---------------------------</td>
<td>--------------------</td>
<td>-----------------</td>
<td>------------------------------------------------</td>
</tr>
<tr>
<td><code>sc_set_time_resolution</code></td>
<td>function</td>
<td>Supported</td>
<td></td>
</tr>
<tr>
<td><code>sc_set_vcd_time_unit</code></td>
<td>member function</td>
<td>Supported</td>
<td>Initial support as of v0.5.0</td>
</tr>
<tr>
<td><code>sc_signal_in_if</code></td>
<td>class</td>
<td>Limited Support</td>
<td>Supported up to Internal Representation</td>
</tr>
<tr>
<td><code>sc_signal_in_if&lt;bool&gt;</code></td>
<td>class</td>
<td>Limited Support</td>
<td>Supported up to Internal Representation</td>
</tr>
<tr>
<td><code>sc_signal_in_if&lt;sc_logic&gt;</code></td>
<td>class</td>
<td>Limited Support</td>
<td>Supported up to Internal Representation</td>
</tr>
<tr>
<td><code>sc_signal_inout_if</code></td>
<td>class</td>
<td>Limited Support</td>
<td>Supported up to Internal Representation</td>
</tr>
<tr>
<td><code>sc_signal_out_if</code></td>
<td>type (deprecated)</td>
<td>Limited Support</td>
<td>Supported up to Internal Representation</td>
</tr>
<tr>
<td><code>sc_signal_resolved</code></td>
<td>class</td>
<td>Limited Support</td>
<td>Supported up to Internal Representation</td>
</tr>
<tr>
<td><code>sc_signal</code></td>
<td>class</td>
<td>Limited Support</td>
<td>Supported up to Internal Representation</td>
</tr>
<tr>
<td><code>sc_signal&lt;bool&gt;</code></td>
<td>class</td>
<td>Limited Support</td>
<td>Supported up to Internal Representation</td>
</tr>
<tr>
<td><code>sc_signal&lt;sc_logic&gt;</code></td>
<td>class</td>
<td>Limited Support</td>
<td>Supported up to Internal Representation</td>
</tr>
<tr>
<td><code>sc_signed_bitref_r</code></td>
<td>class</td>
<td>Undecided</td>
<td>Work on this class in the future</td>
</tr>
<tr>
<td><code>sc_signed_bitref</code></td>
<td>class</td>
<td>Undecided</td>
<td>Work on this class in the future</td>
</tr>
<tr>
<td><code>sc_signed_subref_r</code></td>
<td>class</td>
<td>Undecided</td>
<td>Work on this class in the future</td>
</tr>
<tr>
<td><code>sc_signed_subref</code></td>
<td>class</td>
<td>Undecided</td>
<td>Work on this class in the future</td>
</tr>
<tr>
<td><code>sc_signed</code></td>
<td>class</td>
<td>Supported</td>
<td></td>
</tr>
<tr>
<td><code>sc_simcontext</code></td>
<td>class (deprecated)</td>
<td>Limited Support</td>
<td><code>sc_simcontext::initial_crunch()</code>, <code>cycle()</code> and other functions are partially supported by the out-of-order simulation in the current release.</td>
</tr>
<tr>
<td><code>sc_simulation_time</code></td>
<td>function</td>
<td>Supported</td>
<td></td>
</tr>
<tr>
<td><code>sc_spawn_options</code></td>
<td>class</td>
<td>Undecided</td>
<td>`sc_spawn() is not supported by the out-of-order simulation in the current release.</td>
</tr>
<tr>
<td><code>sc_spawn</code></td>
<td>function</td>
<td>Not Supported Now</td>
<td></td>
</tr>
<tr>
<td><code>sc_start_of_simulation_invoked</code></td>
<td>function</td>
<td>Undecided</td>
<td>Work on this function in the future</td>
</tr>
<tr>
<td><code>sc_start</code></td>
<td>function</td>
<td>Supported</td>
<td></td>
</tr>
<tr>
<td><code>sc_start(double)</code></td>
<td>function</td>
<td>Supported</td>
<td>Support as of v0.6.0</td>
</tr>
<tr>
<td><code>sc_status</code></td>
<td>enumeration</td>
<td>Supported</td>
<td></td>
</tr>
<tr>
<td>Name</td>
<td>Type</td>
<td>Supported or not</td>
<td>Notes</td>
</tr>
<tr>
<td>---------------------------</td>
<td>-----------------------</td>
<td>------------------</td>
<td>-----------------------------------------------------------------------</td>
</tr>
<tr>
<td>sc_stop_here</td>
<td>function</td>
<td>Undecided</td>
<td>Work on this function in the future</td>
</tr>
<tr>
<td>sc_stop</td>
<td>function</td>
<td>Supported</td>
<td>Stable support as of v0.6.0</td>
</tr>
<tr>
<td>sc_string</td>
<td>class (deprecated)</td>
<td>Undecided</td>
<td>Work on this class in the future</td>
</tr>
<tr>
<td>sc_subref_r</td>
<td>class template</td>
<td>Undecided</td>
<td>Work on this class template in the future</td>
</tr>
<tr>
<td>sc_subref</td>
<td>class</td>
<td>Undecided</td>
<td>Work on this class in the future</td>
</tr>
<tr>
<td>sc_subref</td>
<td>class</td>
<td>Undecided</td>
<td>Work on this class in the future</td>
</tr>
<tr>
<td>sc_thread_process</td>
<td>class</td>
<td>Supported</td>
<td></td>
</tr>
<tr>
<td>SC_THREAD</td>
<td>macro</td>
<td>Supported</td>
<td></td>
</tr>
<tr>
<td>sc_time</td>
<td>class</td>
<td>Supported</td>
<td></td>
</tr>
<tr>
<td>sc_time_stamp</td>
<td>function</td>
<td>Supported</td>
<td></td>
</tr>
<tr>
<td>sc_time_to_pending_activity</td>
<td>function</td>
<td>Limited Support</td>
<td>Supported when called inside sc_main()</td>
</tr>
<tr>
<td>sc_trace_delta_cycles</td>
<td>function</td>
<td>Undecided</td>
<td>Work on this function in the future</td>
</tr>
<tr>
<td>sc_trace_file</td>
<td>class</td>
<td>Supported</td>
<td></td>
</tr>
<tr>
<td>sc_trace</td>
<td>function</td>
<td>Supported</td>
<td></td>
</tr>
<tr>
<td>sc_ufix_fast</td>
<td>class</td>
<td>Undecided</td>
<td>Work on this class in the future</td>
</tr>
<tr>
<td>sc_ufix</td>
<td>class</td>
<td>Supported</td>
<td></td>
</tr>
<tr>
<td>sc_ufixed_fast</td>
<td>class template</td>
<td>Undecided</td>
<td>Work on this class template in the future</td>
</tr>
<tr>
<td>sc_ufixed</td>
<td>class template</td>
<td>Supported</td>
<td></td>
</tr>
<tr>
<td>sc_uint_base</td>
<td>class</td>
<td>Supported</td>
<td></td>
</tr>
<tr>
<td>sc_uint_bitref_r</td>
<td>class</td>
<td>Undecided</td>
<td>Work on this class in the future</td>
</tr>
<tr>
<td>sc_uint_bitref</td>
<td>class</td>
<td>Undecided</td>
<td>Work on this class in the future</td>
</tr>
<tr>
<td>sc_uint_subref_r</td>
<td>class</td>
<td>Undecided</td>
<td>Work on this class in the future</td>
</tr>
<tr>
<td>sc_uint_subref</td>
<td>class</td>
<td>Undecided</td>
<td>Work on this class in the future</td>
</tr>
<tr>
<td>sc_uint</td>
<td>class template</td>
<td>Supported</td>
<td></td>
</tr>
<tr>
<td>sc_unsigned_bitref_r</td>
<td>class</td>
<td>Undecided</td>
<td>Work on this class in the future</td>
</tr>
<tr>
<td>sc_unsigned_bitref</td>
<td>class</td>
<td>Undecided</td>
<td>Work on this class in the future</td>
</tr>
<tr>
<td>sc_unsigned_subref_r</td>
<td>class</td>
<td>Undecided</td>
<td>Work on this class in the future</td>
</tr>
<tr>
<td>sc_unsigned_subref</td>
<td>class</td>
<td>Undecided</td>
<td>Work on this class in the future</td>
</tr>
<tr>
<td>sc_unwind_exception</td>
<td>class</td>
<td>Undecided</td>
<td>Work on this class in the future</td>
</tr>
<tr>
<td>sc_value_base</td>
<td>class</td>
<td>Undecided</td>
<td>Work on this class in the future</td>
</tr>
<tr>
<td>sc_vector_assembly</td>
<td>class</td>
<td>Undecided</td>
<td>Work on this class in the future</td>
</tr>
<tr>
<td>sc_vector_base</td>
<td>class</td>
<td>Undecided</td>
<td>Work on this class in the future</td>
</tr>
<tr>
<td>sc_vector</td>
<td>class</td>
<td>Undecided</td>
<td>Work on this class in the future</td>
</tr>
</tbody>
</table>
Table 8: RISC V0.6.0 Out-of-Order Parallel Simulatable SystemC Subset (continued)

<table>
<thead>
<tr>
<th>Name</th>
<th>Type</th>
<th>Supported or not</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td>sc_version_major</td>
<td>function</td>
<td>Supported</td>
<td></td>
</tr>
<tr>
<td>sc_version_minor</td>
<td>function</td>
<td>Supported</td>
<td></td>
</tr>
<tr>
<td>sc_version_originator</td>
<td>function</td>
<td>Supported</td>
<td></td>
</tr>
<tr>
<td>sc_version_patch</td>
<td>function</td>
<td>Supported</td>
<td></td>
</tr>
<tr>
<td>sc_version_prerelease</td>
<td>function</td>
<td>Supported</td>
<td></td>
</tr>
<tr>
<td>sc_version_release_date</td>
<td>function</td>
<td>Supported</td>
<td></td>
</tr>
<tr>
<td>sc_version_string</td>
<td>function</td>
<td>Supported</td>
<td></td>
</tr>
<tr>
<td>sc_version</td>
<td>function</td>
<td>Supported</td>
<td></td>
</tr>
<tr>
<td>wait(events)</td>
<td>function</td>
<td>Supported</td>
<td>Full support as of v0.5.0</td>
</tr>
<tr>
<td>wait(time)</td>
<td>function</td>
<td>Supported</td>
<td>Full support as of v0.5.0</td>
</tr>
<tr>
<td>wait(int clockticks)</td>
<td>function</td>
<td>Not Supported Now</td>
<td>This function is not supported by the risc compiler in the current release.</td>
</tr>
<tr>
<td>reset_signal_is</td>
<td>function</td>
<td>Not Supported Now</td>
<td>This function is not supported by the risc compiler in the current release.</td>
</tr>
<tr>
<td>async_reset_signal_is</td>
<td>function</td>
<td>Not Supported Now</td>
<td>This function is not supported by the risc compiler in the current release.</td>
</tr>
<tr>
<td>sensitive</td>
<td>function</td>
<td>Not Supported Now</td>
<td>This function is not supported by the risc compiler in the current release.</td>
</tr>
<tr>
<td>dont_initialize</td>
<td>function</td>
<td>Not Supported Now</td>
<td>This function is not supported by the risc compiler in the current release.</td>
</tr>
<tr>
<td>set_stack_size</td>
<td>function</td>
<td>Not Supported Now</td>
<td>This function is not supported by the risc compiler in the current release.</td>
</tr>
<tr>
<td>next_trigger</td>
<td>function</td>
<td>Not Supported Now</td>
<td>This function is not supported by the risc compiler in the current release.</td>
</tr>
<tr>
<td>halt</td>
<td>function</td>
<td>Not Supported Now</td>
<td>This function is not supported by the risc compiler in the current release.</td>
</tr>
</tbody>
</table>
Table 9: RISC V0.6.0 Out-of-Order Parallel Simulatable SystemC Subset, TLM-2.0 Primitives

<table>
<thead>
<tr>
<th>Name</th>
<th>Type</th>
<th>Supported or not</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td>tlm_utils::simple_initiator_socket</td>
<td>object</td>
<td>Supported</td>
<td>Support as of v0.6.0</td>
</tr>
<tr>
<td>tlm_utils::simple_target_socket</td>
<td>object</td>
<td>Supported</td>
<td>Support as of v0.6.0</td>
</tr>
<tr>
<td>tlm::tlm_initiator_socket</td>
<td>object</td>
<td>Supported</td>
<td>Support as of v0.6.0</td>
</tr>
<tr>
<td>tlm::tlm_target_socket</td>
<td>object</td>
<td>Supported</td>
<td>Support as of v0.6.0</td>
</tr>
<tr>
<td>b_transport</td>
<td>function</td>
<td>Supported</td>
<td>Support as of v0.6.0</td>
</tr>
<tr>
<td>nb_transport_fw</td>
<td>function</td>
<td>Supported</td>
<td>Support as of v0.6.0</td>
</tr>
<tr>
<td>nb_transport_bw</td>
<td>function</td>
<td>Supported</td>
<td>Support as of v0.6.0</td>
</tr>
<tr>
<td>transport_dbg</td>
<td>function</td>
<td>Not Supported Now</td>
<td>Future work</td>
</tr>
<tr>
<td>get_direct_mem_ptr</td>
<td>function</td>
<td>Supported</td>
<td>Support as of v0.6.0</td>
</tr>
<tr>
<td>invalidate_direct_mem_ptr</td>
<td>function</td>
<td>Supported</td>
<td>Support as of v0.6.0</td>
</tr>
</tbody>
</table>

the thread creation constructs (SC_THREAD) and wait statements (wait), as well as standard communication interface methods (e.g. sc_fifo_in_if::read).

4.3 SystemC Transaction Level Modeling (TLM)

While traditional abstract modeling at the transaction level is a natural feature supported by OoO PDES [15], the modeling and implementation choices made by SystemC TLM 2.0 [40] pose significant obstacles for supporting it efficiently in RISC. The root problem here lies in the elimination of explicit channels, which were a key contribution in the early days of research on system-level design [16, 17, 18]. As most researchers agreed, the concept of separation of concerns was of highest importance, and for system-level design in particular, this meant the clear separation of computation (in behaviors or modules) and communication (in channels).

Regrettably, SystemC TLM-2.0 chose to implement communication interfaces directly as sockets in modules [43] and this indifference between channels and modules thus breaks the assumption of communication being safely encapsulated in channels. Without such encapsulating channels, there is little opportunity for safeguarding and protecting parallel execution [42].

While a discussion of this obstacle is still ongoing at the SystemC Language Working Group [3, 41] and in the overall ESL community [42], we have chosen for RISC Compiler and Simulator to make the best of it and support TLM-2.0 style models to the maximum extend of possible compliance with the SystemC IEEE standard 1666 [1].

As a result, well-designed TLM-2.0 models are supported by RISC version 0.6.0 and later. This support includes blocking transport interface (BTI, i.e. b_transport()), non-blocking transport interface (NBTI, i.e. nb_transport_fw() and nb_transport_bw()), and direct memory interface (DMI, i.e. get_direct_mem_ptr() and invalidate_direct_mem_ptr()). Please see Table 9 and Section 3.7 for details.

4.4 SystemC Data Types

A large part of the SystemC language covers special data types designed for bit-accurate hardware modeling, simulation time representation, and other ESL specifics. These SystemC data types include sc_bigint, sc_biguint, sc_bit, sc_bv, sc_fix, sc_ufix, sc_fixed, sc_ufixed, sc_int, sc_uint, sc_logic, and sc_lv.
While all these SystemC data types are available in RISC, only a few of them have been validated and tested for being safe in a truly parallel multi-threading context. At this point, RISC supports `sc_int`, `sc_uint`, `sc_fixed`, and `sc_ufixed` (which appear as MT-safe). All other data types are so far untested and may or may not be safely used in OoO PDES.

### 4.5 SystemC Utilities and Other Constructs

As listed in Table 1 through Table 8, there is a plethora of other SystemC APIs available. Some of these are easily supported in RISC (such as `sc_copyright`, `sc_version_major`, `sc_version_minor`, `sc_version_patch`, `sc_version`), others are not supported yet at this time.

At this point, there is also a large number of special SystemC constructs for which it is unclear whether or not these can be supported in an OoO PDES context with reasonable effort and efficiency. An example of such constructs are those functions which involve or allow to inspect the simulator state at run-time, such as `sc_find_event`, `sc_find_object`, `sc_get_current_process_handle`, `sc_get_status`, `sc_get_top_level_events`, `sc_get_top_level_objects`, `sc_hierarchical_name_exists`, `sc_is_running`, `sc_is_unwinding`, `sc_simcontext`, and `sc_status`.

On the other hand, access to the current simulated time (`sc_time`, `sc_simulation_time`, an essential part of every SystemC model evaluation, is fully supported by RISC OoO PDES. In addition, there is partial support for the delta-cycle count (i.e. `sc_delta_count`). This inherently non-deterministic API accurately counts the number of delta-cycles incurred within a SystemC process, but should not be used across different processes, as these may run out-of-order.

### 5 RISC Analysis and Transformation Tools

Besides the compiler and the simulator, the RISC Release V0.6.0 includes additional tools for analysis and transformation of SystemC models which we will briefly describe in the following sections.

#### 5.1 RISC Visual Tool

Utilizing the RISC Internal Representation, the RISC framework can aid the designer in the analysis of SystemC models. As of version 0.5.0, the RISC visual tool [44] is available which enables the user to visualize the SystemC module hierarchy and connectivity. As an example, Figure 12 shows the module visualization of a Canny edge detector application.

![Module hierarchy visualization of a SystemC model of a Canny edge detector.](image)

**Figure 12:** Module hierarchy visualization of a SystemC model of a Canny edge detector.
The visual tool supports a graphical user interface implemented with the Gtk API and renders a specified SystemC source file’s module hierarchy, which is drawn using the Cairo API. The tool obtains module data from the SystemC IR in the RISC software stack which contains information about nested modules and thus can recursively iterate through nested lists of child modules in order to obtain enough information to visualize the hierarchy of the entire SystemC source file. The input SystemC source file may contain thousands of lines of code which can make manually drawing a representation of the modules, ports, and channels described by the code a difficult and time-consuming task. Thus the visual tool was created to address this issue. It can automatically generate a visual representation of a SystemC model in a very short period of time.

As of version 0.6.0, RISC visual has support for TLM-2.0 models with socket-based connectivity and is able to visualize the SystemC threads inside modules. As an example, Figure 13 shows the visualization of a DVD player application with separate video and audio codecs. Notice that, in contrast to the ports shown in Figure 12, here the modules are connected by sockets. Also, the threads in the initiators are illustrated as curvy arrows in the modules.

![Figure 13: Module hierarchy visualization of a TLM-2.0 DVD player example.](image)

The RISC visual tool is documented in detail in its manual page which is provided in the Appendix A.4. For a pure textual representation, a similar command-line tool tree is available as well, which is documented in Appendix A.5.

### 5.2 Simics® Virtual Platform Integration

Simics® is a tool for development and simulation of virtual platforms and is used to enable software development earlier in the product development process. With the introduction of the Simics SystemC Library in Simics 5, it supports IP block, device and subsystem models modeled in SystemC.

Each SystemC device in a Simics simulation is linked to its own SystemC kernel. In a Simics simulation with an instantiated SystemC device, Simics will periodically interface with the Simics SystemC Library to synchronize the SystemC models simulation time with the global simulation time. The Simics SystemC Library makes calls to the SystemC kernel to run the local SystemC simulations of each SystemC device.

As of version 0.6.0, RISC Compiler and Simulator can be easily integrated into Simics [45]. Typically, a standard SystemC kernel is linked to a SystemC device. However, link the RISC kernel instead in order to enable out-of-order parallel SystemC thread scheduling. Simics provides compilation scripts for SystemC devices that contain configurable flags so that a model developer can simply set a compilation flag in order to link the RISC kernel instead of a standard SystemC kernel.

Figure 14 exemplifies the switch between the standard SystemC kernel (blue) and the RISC kernel (red). The Simics SystemC Library calls sc_start, which then schedules threads in the SystemC kernel. In order to enable out-of-order parallel SystemC thread scheduling, the user simply links the RISC kernel with the devices such that the Simics SystemC Library will interface with the RISC kernel instead of the standard SystemC kernel.
Figure 14: Two different Simics simulations of the same model with the left-side using a standard SystemC kernel and the right-side featuring RISC kernel for out-of-order parallel multithreading of SystemC threads

6 RISC Open Source Software

We make RISC available for free as open source software which can be downloaded from the following web site: http://www.cecs.uci.edu/~doemer/risc.html[22] RISC is provided in both source code (tar ball) and binary format (Docker image).

RISC is a software artifact [46] to facilitate evaluation, promote parallel SystemC simulation, and achieve fruitful collaboration. Generally, an artifact is a software program together with an applicable data set and test suite that accompanies a research publication for the purpose of independent evaluation. The point here is that the proposed algorithms and data structures are made available as proof-of-concept implementation and can be used and evaluated by others. Experimental results may be replicated and validated. The proposed approach can also be compared against related work, and in the presence of source code, even be extended. Otherwise, great challenges are posed in repeatability [49].

RISC can be used without restrictions or limitations, as it is published with BSD open source license terms. Please refer to Appendix Section B.3 for details.

6.1 Open Source Code and Documentation

In its current version 0.6.0, the RISC open source package consists of approximately 206,000 lines of code and includes the C++ source code for the RISC compiler and simulator, Linux build scripts and installation instructions, as well as comprehensive documentation of the compiler and simulator APIs and tool manual pages. Example SystemC models, such as an abstract DVD player and a Mandelbrot renderer applications, are included as well, as is a comprehensive regression test suite.

Given a suitable Linux platform, such as RedHat Enterprise or CentOS Linux version 6 and 7, the RISC source code package can be easily installed and tested. After downloading and adjusting the installation Makefile, a simple make all command builds and installs the RISC framework and runs a number of demonstration examples. The user can then fully evaluate the software with other SystemC examples and even extend our proof-of-concept implementation with new features.

4 Because of its importance, artifact evaluation has been adopted as integral part of the review process in several computer science areas, such as Software Engineering and Programming Languages [47,48].
Please refer to Appendix Section B.1 for specific details on the RISC Compiler and Simulator Release V0.6.0.

6.2 Binary Image for “Plug-and-Play” Evaluation

For a quick test run without compilation and installation, we also provide a Docker container [50] for using RISC in “plug-and-play” fashion. The Docker image contains RISC (and all needed libraries) in binary format and allows the user to test it with just a few Linux commands, as shown in Fig. 15.

bash# docker pull ucirvinelecs/risc060
bash# docker run -it ucirvinelecs/risc060
[dockeruser]# cd demodir
[dockeruser]# make play

Figure 15: Linux commands to quickly evaluate RISC in a Docker container

7 Conclusion

While SystemC is the de-facto and official standard language for ESL design, SystemC simulation largely is still performed sequentially following classic DES semantics. Thus, SystemC simulation cannot utilize the parallel processing capabilities available on today’s multi- and many-core host computers.

In this report, we have described the Recoding Infrastructure for SystemC (RISC), an aggressive simulation approach beyond traditional parallel DES, where a dedicated SystemC compiler and advanced parallel simulator implement Out-of-Order Parallel Discrete Event Simulation (OoO PDES) with prediction for SystemC. This approach can exploit parallel computing resources at the thread- and data-level to the maximum extent and thus reaches fastest simulation speed. At the same time, RISC OoO PDES largely maintains the traditional SystemC modeling semantics.

This technical report documents the RISC Compiler and Simulator and supporting tools, and details the SystemC subset supported by the RISC Release V0.6.0. In contrast to the previous alpha [24], beta [25], and version 0.4.0 [26] and 0.5.0 [27] releases, the open source RISC Compiler and Simulator Release V0.6.0 is more stable and robust, and features TLM-2.0 support and Simics virtual platform integration.

7.1 Future Work

We plan future work in several areas of technical extensions and further research. Technical improvements include addressing the limitations in the currently supported SystemC subset and other maintenance tasks including improved documentation and, of course, bug fixes.

In terms of future research, one main limitation needs to be addressed. Models at lower levels of abstraction (below TLM) must be efficiently supported. In particular, this includes the SystemC constructs for modeling at the High-Level Synthesis (HLS) and Register Transfer Level (RTL) of abstraction, such as SC_METHOD, SC_CTHREAD and corresponding lower-level primitives for signals and clock-cycle accurate simulation. While the prior focus was on highly abstract modeling at the Embedded System Level (ESL), the large amount of legacy HLS and RTL models demands support for efficient parallel simulation as well.

An integral research problem to solve in this context is the efficient support for many small SystemC processes. While RISC offers excellent performance for few threads (dozens) with high computational demands, the simulator does not perform well for many threads (hundreds or thousands) with low computation load. Research
is necessary to combine these workloads into clusters with minimal conflicts so that efficient parallel simulation becomes possible.

As we move on in these future endeavors, we will update and extend the Recoding Infrastructure for SystemC (RISC) and this corresponding technical report accordingly.

**Acknowledgements**

The RISC project has been supported in part by substantial funding from Intel Corporation under an initial seed grant and a following three year grant for the project titled “Out-of-Order Parallel Simulation of SystemC Virtual Platforms on Many-Core Architectures”. The recent improvements documented in this report have been supported by funding for the project titled “Scaling the Recoding Infrastructure for Parallel SystemC Simulation”.

The authors thank Intel Corporation for the valuable support and express special gratitude to Ajit Dingankar, Desmond Kirkpatrick and Abhijit Davare for fruitful discussions, productive feedback and invaluable insights.

**References**


[50] Irvine Lab for Embedded Computer Systems (LECS), University of California. RISC Docker Container. [https://hub.docker.com/r/ucirvinelecs/risc060/](https://hub.docker.com/r/ucirvinelecs/risc060/).


A Appendix: RISC Manual Pages

A.1 Manual Page of the RISC Compiler and Simulator

NAME

risc – Recoding Infrastructure for SystemC (RISC) Compiler and Simulator

SYNOPSIS

risc [ options ] design [ options ]

DESCRIPTION

risc is a dedicated compiler for the SystemC language. The purpose of risc is to parse, analyze, instrument, and compile a SystemC source program into an executable program for out-of-order parallel simulation. risc is a frontend source-to-source compiler for SystemC built on top of the ROSE compiler infrastructure with GNU or Intel C++ as backend target compiler. As such, risc relies on and supports also most of the ROSE and GNU compiler options.

Using the command syntax shown in the synopsis above, the specified design is compiled. By default, risc reads the SystemC source file, performs preprocessing and builds an internal representation (abstract syntax tree) and a Segment Graph (SG) of the model. Next, segment conflict analysis is performed and the design model is instrumented for Out-of-Order Parallel Discrete Event Simulation (OoO PDES). Finally, instrumented C++ code is generated, compiled, and linked into an executable file that can be run for fast parallel simulation.

On successful completion, the exit value 0 is returned. In case of errors during processing, an error code with a brief diagnostic message is written to the standard error stream and the compilation is aborted with an exit value greater than zero.

For preprocessing and C++ compilation into an executable file, risc relies on the availability of an external C++ compiler which is used automatically in the background. By default, the GNU C++ compiler g++ is used. Alternatively (see options –risc:icpc and –risc:mic below), the Intel C++ compiler icpc may be used to generate an executable optimized for Intel processors with SIMD capabilities or the Intel Many-Integrated-Core (MIC) architecture.

ARGUMENTS

design specifies the file name of the input SystemC design model; by default, the base name of design is used as base name for the intermediate and output files;

OPTIONS

–h | —help print the risc compiler version and a brief usage information message to standard output and quit;

–v | —verbose increment the verbosity level so that all tasks performed are logged to standard error (default: be silent); at level 1, high-level messages about the tasks performed are displayed; at level 2, additional details such as input and output file names are listed; at level 3, very detailed information about each executed task is printed;
increment the verbosity level by two counts (same as \texttt{-v -v});

\texttt{-vvv} increment the verbosity level by three counts (same as \texttt{-v -v -v});

\texttt{-w \textbackslash|---warnings} increment the warning level so that compiler warning messages are enabled (default: warnings are disabled); four levels are supported ranging from only important warnings (level 1) to pedantic warnings (level 4); for most cases, warning level 2 is recommended (\texttt{-w -w});

\texttt{-ww} increment the warning level by two counts (same as \texttt{-w -w});

\texttt{-www} increment the warning level by three counts (same as \texttt{-w -w -w});

\texttt{-g} add a symbol table suitable for debugging (e.g. using \texttt{gdb}) to the generated object files and simulation executable (default: no debugging symbols);

\texttt{-O \textbackslash|---O level} optimize the generated simulation executable for higher execution speed and/or less memory usage (default: no optimization);

\texttt{-Idir} add the specified \texttt{dir} to the include path (extend the list of directories to be searched for including source files); include directories are searched in the order of their specification; the standard include path ($\texttt{SYSTEMC\_LW\_HOME/include}$ or $\texttt{SYSTEMC\_OOP\_HOME/include}$) is automatically appended to this list; by default, only the standard include directories are searched;

\texttt{-Ldir} add the specified \texttt{dir} to the library path (extend the list of directories to be searched for linker libraries); the library path is searched in the specified order; the standard library path ($\texttt{SYSTEMC\_OOP\_HOME/lib}$) is automatically appended to this list; by default, only the standard library path is searched;

\texttt{-llib} add the specified \texttt{lib} to the list of libraries for the linker so that the executable is linked against \texttt{lib}; libraries are linked in the specified order; the standard libraries (i.e. $\texttt{-lsystemc}$) are automatically appended to this list; by default, only standard libraries are used;

\texttt{-c} perform only the preprocessing, analysis, instrumentation, and compilation tasks; skip the final linking stage so that only an object file is created (default: perform all tasks including linking);

\texttt{-o output file} specify the name of the final output file explicitly (default: a.out);

\texttt{-psg} switch to partial segment graph (PSG) generation mode (and do not link); this generates a file with suffix .psg for the current translation unit; PSG files follow the DOT graph description language and can be processed with DOT file tools (e.g. displayed with the xdot.py tool); for 3rd-party IP components, PSG files may be edited with a text editor for further fine-tuning and IP protection;

\texttt{-psg input PSG file} specifies the name of a PSG input file; the specified file will be loaded and its PSG will be integrated with the current translation unit to form a complete segment graph;
--psg_output output file  in PSG generation mode (see above), this specifies the name of the PSG output file explicitly; by default, the output PSG file has the same basename as the input SystemC file;

--risc:dump output the computed segment graph (SG) and conflict tables as HTML files (default: no HTML files are generated); these files may be viewed by a user in a browser in order to inspect the out-of-order execution conditions of the model and improve it accordingly;

--risc:icpc use the Intel C++ compiler icpc in the backend for generating the executable (default: GNU C++ compiler g++);

--risc:mic use the Intel C++ compiler icpc with option --mic in the backend for cross-compiling an executable for the Intel Many Integrated Core (MIC) architecture (default: generate an executable for the same processor the compiler is running on);

--risc:elab filename import the elaboration result produced by the RISC elaborator elab from file filename and use it for segment conflict analysis based on a dynamic elaboration phase (default: pure static analysis);

--<rose:option> pass this option through to the underlying ROSE compiler (default: none);

--<GNU option> pass this option through to the underlying GNU compiler (default: none);

ENVIRONMENT

SYSTEMC_LW_HOME  is used at compile-time to find the RISC light-weight SystemC header files which are expected in directory $SYSTEMC_LW_HOME/include (default: none);

SYSTEMC_OOP_HOME  is used at compile-time to find the RISC out-of-order SystemC header files which are expected in directory $SYSTEMC_OOP_HOME/include, and the RISC out-of-order SystemC library which is expected in directory $SYSTEMC_OOP_HOME/lib (default: none);

SYSTEMC_MIC_HOME  is used at compile-time to find the RISC SystemC header files and library files for the Intel many-integrated-core (MIC) architecture which are expected in directory $SYSTEMC_MIC_HOME/include and $SYSTEMC_MIC_HOME/lib, respectively (default: none); this is used only when the option --mic is used (see above);

SYSC_PRINT_MODE_MESSAGE  is used by the RISC simulator at run-time to print the mode of simulation and also the actual values of the environment variables listed below; these log lines start with "***" and are only printed when $SYSC_PRINT_MODE_MESSAGE is defined (default: no messages are printed);

SYSC_SYNC_PAR_SIM  is used by the RISC simulator at run-time to force the RISC out-of-order SystemC simulation to fall back to synchronous (in-order) PDES execution; note that this mode is also automatically selected when SystemC primitive channels with update requests are used (default: out-of-order execution);
SYSC_VERBOSITY_FLAG_1 is used by the RISC simulator at run-time to print debugging information about the thread state, segment id, instance id, time; such debugging lines are only printed when $SYSC_VERBOSITY_FLAG_1 is defined (default: no debugging infos are printed);

SYSC_VERBOSITY_FLAG_2 is used by the RISC simulator at run-time to print debugging information about the event notification times, listening threads; such debugging lines are only printed when $SYSC_VERBOSITY_FLAG_2 is defined (default: no debugging infos are printed);

SYSC_VERBOSITY_FLAG_3 is used by the RISC simulator at run-time to print debugging information about the events threads are waiting for; such debugging lines are only printed when $SYSC_VERBOSITY_FLAG_3 is defined (default: no debugging infos are printed);

SYSC_VERBOSITY_FLAG_4 is used by the RISC simulator at run-time to print debugging information about what threads an event triggers and the conflict checking information such debugging lines are only printed when $SYSC_VERBOSITY_FLAG_4 is defined (default: no debugging infos are printed);

SYSC_VERBOSITY_FLAG is used by the RISC simulator at run-time to print debugging information. When $SYSC_VERBOSITY_FLAG is defined it turns on all the debugging information (default: no debugging infos are printed);

SYSC_DISABLE_PREDICTION is used by the RISC simulator at run-time to switch back to non-predictive conflict detection; this avoids scheduling overhead at run time, but usually results in slower simulation due to more conflicts; if $SYSC_DISABLE_PREDICTION is defined, thread state prediction is not used during out-of-order scheduling (default: out-of-order execution with prediction);

SYSC_PAR_SIM_CPUS is used by the RISC simulator at run-time to set the maximum number of concurrent threads allowed in the RISC out-of-order SystemC simulation (default: 64);

VERSION

The RISC compiler and simulator are release version 0.6.0.

AUTHORS

Zhongqi Cheng <zhongqc@uci.edu>, Rainer Doemer <doemer@uci.edu>, Guantao Liu <guantaol@uci.edu>, Daniel Mendoza <dmmendo1@uci.edu>, and Tim Schmidt <schmidtt@uci.edu>.

COPYRIGHT

(c) 2019 CECS, University of California, Irvine

38
LICENSE

Open source BSD license terms apply.

BUGS, LIMITATIONS

This is an academic proof-of-concept prototype implementation, not commercial-quality software. See the file BUGS in the software packages for known limitations.
A.2 Manual Page of the RISC Elaborator

NAME

elab – Recoding Infrastructure for SystemC (RISC) Dynamic Elaborator

SYNOPSIS

elab design [ options ]

DESCRIPTION

elab is a special compiler for the SystemC language. The purpose of elab is to parse, analyze, instrument, and compile a SystemC source program into an executable program for dynamic elaboration. elab is a frontend source-to-source compiler for SystemC built on top of the ROSE compiler infrastructure with GNU or Intel C++ as backend target compiler. As such, elab relies on and supports also most of the ROSE and GNU compiler options.

Using the command syntax shown in the synopsis above, the specified design is compiled. By default, elab reads the SystemC source file, performs preprocessing and builds an internal representation (abstract syntax tree) of the SystemC structural hierarchy. elab then instruments the design model so that its execution stops after the end of the elaboration phase (no actual simulation will take place); the dynamically built hierarchy and instance connectivity data is then dumped into a file design.elab which can be passed to the RISC compiler risc for more precise conflict analysis.

On successful completion, the exit value 0 is returned. In case of errors during processing, an error code with a brief diagnostic message is written to the standard error stream and the compilation is aborted with an exit value greater than zero.

For preprocessing and C++ compilation into an executable file, elab relies on the availability of an external C++ compiler which is used automatically in the background. By default, the GNU C++ compiler g++ is used.

ARGUMENTS

design specifies the file name of the input SystemC design model; by default, the base name of design is used as base name for the intermediate and output files;

OPTIONS

- $h$ | --help print the elab elaborator version and a brief usage information message to standard output and quit;

- $v$ | --verbose increment the verbosity level so that all tasks performed are logged to standard error (default: be silent); at level 1, high-level messages about the tasks performed are displayed; at level 2, additional details such as input and output file names are listed; at level 3, very detailed information about each executed task is printed;

- $vv$ increment the verbosity level by two counts (same as $v$ $v$);

- $vvv$ increment the verbosity level by three counts (same as $v$ $v$ $v$);
\(--w \ | \ --\text{warnings}\) increment the warning level so that compiler warning messages are enabled (default: warnings are disabled); four levels are supported ranging from only important warnings (level 1) to pedantic warnings (level 4); for most cases, warning level 2 is recommended (\(-w \cdot w\));

\(--ww\) increment the warning level by two counts (same as \(-w \cdot w\));

\(--www\) increment the warning level by three counts (same as \(-w \cdot w \cdot w\));

\(--g\) add a symbol table suitable for debugging (e.g. using \texttt{gdb}) to the generated object files and simulation executable (default: no debugging symbols);

\(--O \ | \ --O \ level\) optimize the generated simulation executable for higher execution speed and/or less memory usage (default: no optimization);

\(--Idir\) add the specified \texttt{dir} to the include path (extend the list of directories to be searched for including source files); include directories are searched in the order of their specification; the standard include path ($\texttt{SYSTEMC\_LW\_HOME/include}$ or $\texttt{SYSTEMC\_OOP\_HOME/include}$) is automatically appended to this list; by default, only the standard include directories are searched;

\(--Ldir\) add the specified \texttt{dir} to the library path (extend the list of directories to be searched for linker libraries); the library path is searched in the specified order; the standard library path ($\texttt{SYSTEMC\_OOP\_HOME/lib}$) is automatically appended to this list; by default, only the standard library path is searched;

\(--lib\) add the specified \texttt{lib} to the list of libraries for the linker so that the executable is linked against \texttt{lib}; libraries are linked in the specified order; the standard libraries (i.e. \texttt{-lsystemc}) are automatically appended to this list; by default, only standard libraries are used;

\(--c\) perform only the preprocessing, analysis, instrumentation, and compilation tasks; skip the final linking stage so that only an object file is created (default: perform all tasks including linking);

\(--o \ output \ file\) specify the name of the final output file explicitly (default: \texttt{a.out});

\(--elab:o\) specify the name of the elaboration result file with instance connectivity data explicitly (default: \texttt{design.elab}); this file will be produced when the executable generated by \texttt{elab} is run (after its elaboration phase);

\(--<\texttt{rose:option}>\) pass this option through to the underlying ROSE compiler (default: none);

\(--<\texttt{GNU \ option}>\) pass this option through to the underlying GNU compiler (default: none);

\textbf{ENVIRONMENT}

\texttt{SYSTEMC\_LW\_HOME} is used at compile-time to find the RISC light-weight SystemC header files which are expected in directory $\texttt{SYSTEMC\_LW\_HOME/include}$ (default: none);
**SYSTEMC_OOP_HOME** is used at compile-time to find the RISC out-of-order SystemC header files which are expected in directory $SYSTEMC_OOP_HOME/include, and the RISC out-of-order SystemC library which is expected in directory $SYSTEMC_OOP_HOME/lib (default: none);

**VERSION**

The RISC Dynamic Elaborator is release version 0.6.0.

**AUTHORS**

Zhongqi Cheng <zhongqc@uci.edu>, Rainer Doemer <doemer@uci.edu>, Guantao Liu <guantaol@uci.edu>, and Tim Schmidt <schmidt@uci.edu>.

**COPYRIGHT**

(c) 2018 CECS, University of California, Irvine

**LICENSE**

Open source BSD license terms apply.

**BUGS, LIMITATIONS**

This is an academic proof-of-concept prototype implementation, not commercial-quality software. See the file BUGS in the software packages for known limitations.
NAME

**simd** – Recoding Infrastructure for SystemC (RISC) SIMD Advisor

SYNOPSIS

**simd** [ options ] design [ options ]

DESCRIPTION

**simd** is an analysis tool for exploiting data-level parallelism based on the RISC compiler for the SystemC language. The purpose of **simd** is to parse and analyze a SystemC source program, and then provide advice to the user regarding possible optimizations of the model to exploit SIMD parallelism for faster out-of-order parallel simulation.

Using the command syntax shown in the synopsis above, the specified **design** is compiled and statically analyzed. By default, **simd** reads the SystemC source file, performs preprocessing and builds an internal representation (abstract syntax tree) of the SystemC constructs in the model. Next, thread control flow analysis is performed and encountered loops are analyzed for potential single-instruction-multiple-data (SIMD) execution which exploits data-level parallelism and can lead to significantly improved simulation performance in Out-of-Order Parallel Discrete Event Simulation (OoO PDES).

Specifically, **simd** presents to the user a list of loops that might be suitable for SIMD vectorization. The user is expected to review the options and, based on his application knowledge, select those loops that do not contain SIMD conflicts, such as parallel accesses to overlapping memory locations. For confirmed loops, the user then inserts into the source code **#pragma omp simd** annotations immediately before the selected loops. The annotated model can then be compiled with **risc** and option **–risc:icpc** using the Intel C++ compiler **icpc** to generate an executable for execution on a SIMD-capable target architecture with improved performance.

The output of **simd** lists the loops found in the control flow of the SystemC threads of the model. For each loop, its line number in the source code is listed together with its analyzed SIMD qualification. If the loop is not qualified, a reason for its disqualification may or may not be shown in form of an error code.

A qualification error code of 1 indicates the use of an invalid array index in the loop. The code 2 indicates that a non-loop local variable is written. Finally, code 3 indicates that an unsupported construct (e.g. goto statement) is found in the loop.

On successful completion, the **simd** advisor returns the value 0. In case of errors during processing, an error code with a brief diagnostic message is written to the standard error stream and the compilation is aborted with an exit value greater than zero.

ARGUMENTS

**design** specifies the file name of the input SystemC design model; by default, the base name of **design** is used as base name for the intermediate and output files;

OPTIONS

**–h | ——help** print the **simd** advisor version and a brief usage information message to standard output and quit;
\textbf{–v | \textit{--verbose}} increment the verbosity level so that the tasks performed are logged to standard error (default: be silent); at level 1, high-level messages about the tasks performed are displayed; at level 2, additional details such as input and output file names are listed; at level 3, very detailed information about each executed task is printed;

\textbf{–vv} increment the verbosity level by two counts (same as \textit{–v \textit{–v}});

\textbf{–vvv} increment the verbosity level by three counts (same as \textit{–v \textit{–v \textit{–v}}});

\textbf{–w | \textit{--warnings}} increment the warning level so that warning messages are enabled (default: warnings are disabled); four levels are supported ranging from only important warnings (level 1) to pedantic warnings (level 4); for most cases, warning level 2 is recommended (\textit{–w \textit{–w}});

\textbf{–ww} increment the warning level by two counts (same as \textit{–w \textit{–w}});

\textbf{–www} increment the warning level by three counts (same as \textit{–w \textit{–w \textit{–w}}});

\textbf{–Idir} add the specified \textit{dir} to the include path (extend the list of directories to be searched for including source files); include directories are searched in the order of their specification; the standard include path ($\text{SYSTEMC\_LW\_HOME/include}$) is automatically appended to this list; by default, only the standard include directories are searched;

\textbf{–o output file} specify the name of the text output file explicitly (default: none);

\textbf{–<rose:option>} pass this option through to the underlying ROSE compiler (default: none);

\textbf{–<GNU option>} pass this option through to the underlying GNU compiler (default: none);

\textbf{ENVIRONMENT}

\textit{SYSTEMC\_LW\_HOME} is used at compile-time to find the RISC light-weight SystemC header files which are expected in directory $\text{SYSTEMC\_LW\_HOME/include}$ (default: none);

\textbf{VERSION}

The SIMD Advisor is release version 0.6.0.

\textbf{AUTHORS}

Zhongqi Cheng \texttt{<zhongqc@uci.edu>}, Rainer Doemer \texttt{<doemer@uci.edu>}, Guantao Liu \texttt{<guantaol@uci.edu>}, and Tim Schmidt \texttt{<schmidtt@uci.edu>}.

\textbf{COPYRIGHT}

(c) 2018 CECS, University of California, Irvine

\textbf{LICENSE}

Open source BSD license terms apply.
BUGS, LIMITATIONS

This is an academic proof-of-concept prototype implementation, not commercial-quality software. See the file BUGS in the software packages for known limitations.
A.4 Manual Page of the RISC Visual Tool

NAME

visual – Graphical SystemC Module Visualizer using RISC

SYNOPSIS

visual [ options ] design [ options ]

DESCRIPTION

visual is an analysis tool for graphical visualizing of ports and modules of SystemC code. It uses the RISC compiler to parse and analyze the SystemC source code into a data structure. The tool iterates through this data structure and displays a visual representation of the hierarchy of modules and ports. visual provides a GUI to provide a graphical representation of the SystemC model as well as provide user modifiable options during run-time to change the graphical properties of the visualization.

ARGUMENTS

design specifies the file name of the input SystemC model.

OPTIONS

–h | —–help prints a brief message on the usage of the tool to standard output and quits;
–bw Modules are drawing without color;
–tm module Only draw ”module”;
–ll integer Draw only a certain depth in the hierarchy given by ”integer”;
–s float Scale the drawing size by ”float”. If ”float” = 0.5, then the size of the drawing is scaled by 50 percent.
–np The module hierarchy will be drawn without ports or channels;

ENVIRONMENT

SYSTEMC_LW_HOME is used at run-time to find the RISC light-weight SystemC header files which are expected in directory $SYSTEMC_LW_HOME/include

VERSION

Visual is release version 0.6.0.

AUTHORS

Daniel Mendoza <dmmendo1@uci.edu>
COPYRIGHT

(c) 2019 CECS, University of California, Irvine

LICENSE

Open source BSD license terms apply.

BUGS, LIMITATIONS

This is an academic proof-of-concept prototype implementation, not commercial-quality software. GTK is used at compile-time for the GUI. CAIRO is used at compile-time for drawings displayed on the GUI.
A.5 Manual Page of the RISC Tree Tool

NAME

tree – Textual SystemC Module Visualizer using RISC

SYNOPSIS

tree [ options ] design [ options ]

DESCRIPTION

tree is an analysis tool for textual visualizing of ports and modules of SystemC code. It uses the RISC compiler to parse and analyze the SystemC source code into a data structure. The tool iterates through this data structure and displays a visual representation of the hierarchy of modules and ports.

ARGUMENTS

design specifies the file name of the input SystemC model.

OPTIONS

–h | —--help prints a brief message on the usage of the tool to standard output and quits;

ENVIRONMENT

SYSTEMC_LW_HOME is used at run-time to find the RISC light-weight SystemC header files which are expected in directory $SYSTEMC_LW_HOME/include

VERSION

Tree is release version 0.6.0.

AUTHORS

Daniel Mendoza <dmmendo1@uci.edu>

COPYRIGHT

(c) 2019 CECS, University of California, Irvine

LICENSE

Open source BSD license terms apply.

BUGS, LIMITATIONS

This is an academic proof-of-concept prototype implementation, not commercial-quality software.
A.6 Manual Page of the RISC List Tool

NAME

list – Module hierarchy listing using RISC

SYNOPSIS

list [ command ] - [ subcommand ] [ design ]

DESCRIPTION

list is a tool that can be used for both debugging and user purposes. It is a terminal-based utility tool that is meant for listing the structural composition of SystemC models.

USAGE

To use this tool, simply run the ‘list’ program with a command (and optional subcommand) on a SystemC design model.

For instance, you can do ‘./list [file path]play.cpp’. Notice in this example that no command is included. Running the program with no command will just print out every single component of whatever SystemC model a user specified in default mode. Also note that you can print out the entire structure of a single component of a SystemC model either in default or minimal mode by doing commands like ‘m-’ or ‘m-m’. In the previous examples, ‘m-’ would print out all of the info for every module of a SystemC model in default mode while ‘m-m’ would do the same thing but in minimal mode. This holds true for all commands, so you can also use, for instance ‘v-’ to print out all the info for every global variable of a SystemC model in default mode.

Note however, that the very second any other subcommand is used besides ‘m’ (minimal mode), only the piece of info specified by that subcommand will be printed. For instance, using the command ‘v-t’ would print out every global variable and its type for a given SystemC model, but no other piece of info like the source file or line number of where those variables originated will be printed.

Lastly to use multiple subcommands at the same time, type them consecutively next to each other with no spaces or other characters in between. For instance, using the command ‘h-mtv’ will print out the types and global variables of every hierarchical channel in a SystemC model in minimal mode. Note that the order in which you type in subcommands does not matter, so the command ‘h-vtm’ would produce the same output as ‘h-mtv’.

OPTIONS

Calling ‘./list -h’ prints a brief summary of available command and subcommand options, as follows:

\[ m \quad \text{print modules} \]
\[ -m \quad \text{minimal mode} \]
\[ -t \quad \text{include module types} \]
\[ -v \quad \text{print global variables} \]
\[ -s \quad \text{print submodules} \]
-p  print ports
-h  print hierarchical channels
-f  print member functions
-l  print source location

h  print hierarchical channels
-m  minimal mode
-t  include channel types
-v  print global variables
-s  print submodules
-p  print ports

-h  print hierarchical channels
-f  print member functions
-l  print source location
-v  print global variables
-m  minimal mode
-t  include variable types
-l  print source location

p  print primitive channels
-m  minimal mode
-t  include channel types
-l  print source location

i  print interfaces
-m  minimal mode
-a  print out all interfaces (also from headers)
-l  print source location

VERSION
List is release version 0.6.0.
AUTHORS

Spencer Kam <sbkam@uci.edu>

COPYRIGHT

(c) 2019 CECS, University of California, Irvine

LICENSE

Open source BSD license terms apply.

BUGS, LIMITATIONS

This is an academic proof-of-concept prototype implementation, not commercial-quality software.
B Appendix: RISC Software Package Documentation

B.1 Overview of the RISC Software Package

-----------------------------------------------
README
-----------------------------------------------

This directory contains the source distribution of RISC version 0.6.0.

Authors: (in alphabetical order)

Farah Arabi  (farabi@uci.edu)
Zhongqi Cheng (zhongqc@uci.edu)
Rainer Doemer (doemer@uci.edu)
Spencer Kam  (sbkam@uci.edu)
Guantao Liu  (guantaol@uci.edu)
Daniel Mendoza (dmmendo1@uci.edu)
Tim Schmidt (schmidtt@uci.edu)

Directory structure (RISC source tree):

$RISC_BUILD/ - build directory of the entire RISC system
risc_v0.6.0/ - RISC compiler and simulator, including:
   README   - this file (and other info files)
   source_me.sh  - environment variable settings (bash version)
   source_me.csh - environment variable settings (csh version)
   Makefile - Makefile to build RISC compiler, simulator
   Makefile.macros - Makefile macro definitions (i.e. paths)
   docs/ - RISC API documentation (doxygen sources)
   man/ - manual pages for RISC executables
   examples/ - SystemC examples for RISC OoO PDES
      simple/ - simple examples
      HelloWorld.cpp - classic HelloWorld example
      demo/ - demo examples
      play.cpp - audio/video player (conceptual)
      mandelbrot.cpp - Mandelbrot renderer
   src/ - source tree of the RISC compiler, including:
      ast_traverser/ - specialized ROSE AST traverser for SystemC
      instrumentation/ - source code instrumentation functions
      internal_representation/ - internal representation of the SystemC model
      segment_graph/ - segment graph representation of the model
      static_analysis/ - static compiler analysis functions
      tools/ - tools and helper functions
   lwsc/ - patch files for light-weight SystemC headers
   oopsc/ - patch files for OoO PDES SystemC
   projects/ - source code for RISC executables
   test/ - RISC compiler test bench
   regression/ - regression test suite
   include/ - public header files (created by ‘make build’)
   lib/ - linker library files (created by ‘make build’)

52
objects/ - object files of RISC (created by 'make build')

For more information, please refer to the files COPYRIGHT, LICENSE, INSTALL, BUGS and HISTORY.

Enjoy!

The RISC Team, September 2019.
B.2 Copyright of the RISC Compiler and Simulator

COPYRIGHT  RISC V 0.6.0

RISC:
Copyright (c) 2014, 2015, 2016, 2017, 2018, 2019
CECS - Center for Embedded and Cyber-physical Systems
University of California, Irvine
USA

RISC project members/authors/alumni: (in alphabetical order)

Farah Arabi      (farabi@uci.edu)
Zhongqi Cheng    (zhongqc@uci.edu)
Rainer Doemer    (doemer@uci.edu)
Spencer Kam      (sbkm@uci.edu)
Guantao Liu      (guantaol@uci.edu)
Daniel Mendoza   (dmmdndol@uci.edu)
Tim Schmidt      (schmidt@uci.edu)

Contact:

Rainer Doemer
Center for Embedded and Cyber-physical Systems
University of California, Irvine
Irvine, CA 92697-2625
U.S.A.
Web:  http://www.cecs.uci.edu/~doemer/risc.html
Email: doemer@uci.edu

September 2019.
B.3 Open Source License of the RISC Compiler and Simulator

LICENSE: (BSD License)

Copyright (c) 2019 The Regents of the University of California. All rights reserved.

Redistribution and use in source and binary forms, with or without modification, are permitted provided that the following conditions are met:

- Redistributions of source code must retain the above copyright notice, this list of conditions and the following disclaimer.
- Redistributions in binary form must reproduce the above copyright notice, this list of conditions and the following disclaimer in the documentation and/or other materials provided with the distribution.
- Neither the name of the University of California, Irvine, nor the names of its contributors may be used to endorse or promote products derived from this software without specific prior written permission.

THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS ‘AS IS’ AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
B.4 Installation Instructions of the RISC Compiler and Simulator

INSTALL RISC V 0.6.0

Requirements:

- host platform: Linux, CentOS 6.9 or 7.x, x86_64 (or similar)
- GNU C++ compiler tool chain (4.4.7 and 4.8.5 work, others may also)
- GNU flex (v2.5.35) and bison (v2.4.1)
- Boost library (version 1.61.0)
- ROSE compiler source installation (version 0.9.10.25, 2018-05-16)
- Accellera SystemC 2.3.1 source installation

NOTE: OPTION (A) AUTOMATIC INSTALLATION:

To install the entire RISC system including its prerequisites
Boost, ROSE, and SystemC, use the top-level Makefile from
-> http://www.cecs.uci.edu/~doemer/risc/v060/Makefile
and follow the instructions at:
-> http://www.cecs.uci.edu/~doemer/risc/v060/INSTALL

OPTION (B) MANUAL INSTALLATION:

Install all prerequisites (Boost, ROSE, SystemC) first. Then,
to install the RISC compiler and simulator software package,
use the more complex instructions below.

Manual Installation: RISC compiler and simulator

Step 0: Set paths to RISC_HOME and the installed prerequisite packages

Using your favorite text editor, adjust the directory paths in the provided
script file ‘source_me.sh’ (for sh or bash) or ‘source_me.csh’ (for csh or
tcsh):

- set RISC_HOME to the directory where the RISC software is to be installed
e.g. RISC_HOME=/home/username/risc_v0.6.0
- set RISC_BUILD to the directory where RISC is to be built
e.g. RISC_BUILD=$RISC/sources/build
  note that the RISC package should be found in $RISC_BUILD/risc_v0.6.0/
  and this INSTALL file should be here: $RISC_BUILD/risc_v0.6.0/INSTALL
- set RISCDOWNLOAD to the directory where downloaded files are stored
e.g. RISCDOWNLOAD=$RISC/sources/download
- set ROSE_HOME to the directory where you have ROSE installed
e.g. ROSE_HOME=$RISC/pkg/edg4x-rose
- set BOOST_HOME to the directory where you have BOOST installed
e.g. BOOST_HOME=$RISC/pkg/boost_1_61_0
- set SYSTEMC_HOME to the directory where you have Accellera SystemC installed
e.g. SYSTEMC_HOME=$RISC/pkg/systemc-2.3.1_pt
- set SYSTEMCLW_HOME to the directory where LW SystemC is to be installed
e.g. SYSTEMC_LW_HOME=$RISC/pkg/systemc-2.3.1_lw
- set SYSTEMC_OOP_HOME to the directory where OOP SystemC is to be installed
  e.g. SYSTEMC_OOP_HOME=$RISC/pkg/systemc-2.3.1_oop
- set SYSTEMC_MIC_HOME to the directory where SystemC for MIC is to be installed
  e.g. SYSTEMC_MIC_HOME=$RISC/pkg/systemc-2.3.1_mic

Next, execute your source_me script so that the settings take effect:

sh $ . source_me.sh
or
csh $ source source_me.csh

Step 1: Build and install RISC compiler and simulator (this package)

Now you can build/compile, install, and test the RISC compiler and simulator, as follows:

$ make clean
$ make build
$ make install
$ make test

There should be no errors during the execution of the above four commands.

Step 2: Run the RISC demo examples

To run the included demonstration examples, setup the RISC environment variables first:

sh $ . /path/to/RISC/bin/setup.sh
or
csh $ source /path/to/RISC/bin/setup.csh

Next, copy the demo examples into a working directory and adjust the SYSTEMC_HOME path in the provided Makefile so that you can compare the RISC OoO PDES against the reference Accellera DES.

$ mkdir work
$ cp $RISC/examples/demo/* work/
$ cd work/
$ vi Makefile

Then compile and simulate the examples. For instance, the conceptual DVD player example can be run and evaluated as follows:

$ vi play.cpp
$ make play_seq
$ make play_ooo
$ /usr/bin/time play_seq
$ /usr/bin/time play_ooo

The simulation of the Mandelbrot renderer follows the same scheme:

$ vi mandelbrot.cpp
$ make mandelbrot_seq
$ make mandelbrot_ooo
$ /usr/bin/time mandelbrot_seq
$ /usr/bin/time mandelbrot_ooo

Depending on the parallelism available on your host machine, you can adjust the examples to your own preferences.

Have fun! :-)
B.5 Change Log of the RISC Compiler and Simulator

HISTORY  RISC V 0.6.0

Releases, Publications, important changes:

2014-06-09: Alpha release 0.1.0 (unreliable work-in-progress)
  Basic parsing and representing of SystemC core elements
  Rainer Doemer, Guantao Liu, Tim Schmidt

2014-11-24: Alpha release 0.1.1 (aka Hulk)
  Static read/write analysis of variables in processes
  Rainer Doemer, Guantao Liu, Tim Schmidt

2015-09-30: Alpha release 0.2.0 (open source)
  Integrated compiler and simulator
  -> approx. 61k lines of source code
  Rainer Doemer, Guantao Liu, Tim Schmidt

2015-10-30: Alpha release 0.2.1 (open source)
  Integrated compiler and simulator
  + improved documentation (manual page)
  + improved installation (bin directory, etc.)
  + bug fixes (conflict tables)
  -> approx. 62k lines of source code
  Rainer Doemer, Guantao Liu, Tim Schmidt

2016-08-12: Alpha release 0.2.2 (internal only)
  Integrated compiler and simulator
  + improved installation (and maintenance) scripts
  + initial support for dynamic instance tree
  + bug fixes
  -> approx. 79k lines of source code
  Rainer Doemer, Guantao Liu, Tim Schmidt

2016-09-30: Beta release 0.3.0 (open source)
  Integrated compiler and simulator, new dynamic elaborator
  + new support for dynamic conflict analysis: RISC elaborator ‘elab’
  + new support for annotation of library functions (#pragma risc)
  + new support for the Intel compiler in the backend
  + new demo example mandelbrot_fifo.cpp (using SystemC sc_fifo)
  + new parallel benchmarks fibo.cpp, fmul.cpp (extreme parallelism)
  + safe support for primitive channels with update methods
  + bug fixes
  -> approx. 80k lines of source code
  Rainer Doemer, Guantao Liu, Tim Schmidt

2017-05-05: Beta release 0.3.1 (internal only)
Integrated compiler and simulator, with dynamic elaborator
+ improved installation script (with minimal BOOST library)
+ out-of-order execution with prediction
+ new regression test suite for simulation (SEQ, SYN, NPD, OOO)
+ bug fixes

-> approx. 102k lines of source code
Zhongqi Cheng, Rainer Doemer, Guantao Liu, Tim Schmidt

2017-07-31: Release 0.4.0 (open source)
Integrated compiler and simulator, with SIMD vectorization
+ new support for SIMD parallelism: RISC SIMD advisor 'simd'
+ new SIMD vectorization demo mandelbrot_icpc_demo (using Intel compiler)
+ more precise port mapping analysis leading to less false conflicts
+ more precise prediction analysis due to cloning of channel segments
+ improved segment ID instrumentation via thread-local data
+ performance testing for regression, parallel, and demo examples
+ improved documentation, logging information, and error handling
+ bug fixes

-> approx. 111k lines of source code
Zhongqi Cheng, Rainer Doemer, Guantao Liu, Tim Schmidt

2018-04-19: Release 0.4.1 (internal only)
Integrated compiler and simulator with supporting tools
+ new port-call-path based analysis (DATE'18 paper), less false conflicts
+ new analysis for reference variables, less false conflicts
+ new light-weight SystemC headers for faster compilation (CECS-TR-16-07)
+ new hierarchy visualization tools 'visual' and 'tree' (CECS-TR-17-06)
+ support for 6 styles of port binding (removes limitation 3 of v.0.4.0)
+ support for SystemC tracing (sc_trace) facilities
+ bug fix: unused modules can be present in design models
+ bug fixes

-> approx. 147k lines of source code
Farah Arabi, Zhongqi Cheng, Rainer Doemer, Guantao Liu, Daniel Mendoza, Tim Schmidt

2018-06-15: Release 0.4.2 (open-source)
Integrated compiler and simulator with supporting tools
+ foundation libs upgraded to Boost 1.61 and Rose 0.9.10.25 (2018-05-16)
+ support for CentOS 7.x (in addition to ongoing CentOS 6 support)
+ new binary distribution in Docker container for quick plug-and-play
+ initial support for multiple translation units (Partial Segment Graphs)
+ bug fix: removed obsolete "patching ROSE limitations" step (new Rose)
+ bug fix: DVD player example code is now C++11 compliant
+ bug fix: verbosity logs of RISC compiler (with -v and -vv)
+ bug fixes

-> approx. 151k lines of source code
Zhongqi Cheng, Rainer Doemer, Daniel Mendoza, Tim Schmidt

2018-09-27 Release 0.4.3 (internal only)
Integrated compiler and simulator with supporting tools
+ support for Partial Segment Graphs (removes limitation 3 of v.0.4.2)
+ support for multiple translation units, 3rd-party IP without source code
+ support for static analysis of sc_event_and_list and sc_event_or_list
+ improved support for RTL constructs (sc_signal, static sensitivity, etc.)
+ support for simulation in limited time periods (sc_start(duration))
+ improved Segment Graph (SG) visualization in .dot files
+ bug fixes
-> approx. 162k lines of source code
Zhongqi Cheng, Rainer Doemer, Daniel Mendoza

2018-09-30 Release 0.5.0 (open-source)
Integrated compiler and simulator with supporting tools
+ extended CECS technical report for features, accuracy and completeness
-> approx. 162k lines of source code
Zhongqi Cheng, Rainer Doemer, Daniel Mendoza

2019-04-15 Release 0.5.1 (internal only)
+ clean and deterministic segment graphs and data conflict tables
+ removed instrumentation of redundant mutexes in user-defined channels
+ internal time resolution consistent with SystemC standard (1ps)
+ initial support for TLM-2.0 sockets and communication via b_transport()
+ bug fixes
-> approx. 181k lines of source code
Zhongqi Cheng, Rainer Doemer, Daniel Mendoza

2019-05-16 Release 0.5.2 (internal only)
+ improved accuracy of HTML data conflict tables
+ more flexible port mapping analysis (across hierarchies)
+ support for TLM-2.0 sockets and communication via b_transport()
+ support for TLM-2.0 DMI communication via get_direct_mem_ptr()
+ new DVD player examples modeled with TLM-2.0 coding styles
  (with/without hierarchical binding, interconnect, multiple memories, DMI)
+ improved simulator, resuming multiple waiting threads in parallel
+ improved simulator, replaced event hazards checking with event prediction
+ new simulator diagnostics log (SYSC_VERBOSITY_FLAGS)
+ new script min_data_conflict_table.sh for compiler diagnostics
+ new visualization of socket connectivity and thread location (visual)
+ bug fixes
-> approx. 187k lines of source code
Zhongqi Cheng, Rainer Doemer, Daniel Mendoza

2019-06-26 Release 0.5.3 (internal only)
+ initial support for socket interconnectivity in ‘elab’ tool
+ initial support for SC_METHOD, dont_initialize, next_trigger
+ bug fixes
-> approx. 196k lines of source code
Zhongqi Cheng, Rainer Doemer, Daniel Mendoza

2019-09-30 Release 0.6.0 (open-source)
+ integration with virtual platforms (i.e. Simics VP) for co-simulation
+ new module hierarchy listing tool ‘list’
+ new feature for external conflict table files when these are large
+ improved support for sc_max_time(), sc_start(duration), sc_stop()
+ improved support for SC_METHOD (1-to-1 methods-to-invoker ratio)
+ improved simulator speed in out-of-order scheduler (event delivery)
+ improved compatibility with modern compilers (i.e. GNU-C 8.x)
+ improved Doxygen-generated documentation
+ bug fixes
-> approx. 206k lines of source code
Zhongqi Cheng, Rainer Doemer, Spencer Kam, Daniel Mendoza

September 2019.

Future work:
+ full support for cycle-accurate models (RTL and HLS abstraction)
+ support for grouping of SC_METHODs for efficient parallel execution